/linux-4.1.27/arch/alpha/kernel/ |
D | core_tsunami.c | 180 volatile unsigned long *csr; in tsunami_pci_tbi() local 185 csr = &pchip->tlbia.csr; in tsunami_pci_tbi() 187 csr = &pchip->tlbiv.csr; in tsunami_pci_tbi() 193 *csr = value; in tsunami_pci_tbi() 195 *csr; in tsunami_pci_tbi() 226 TSUNAMI_cchip->misc.csr |= (1L << 28); /* clear NXM... */ in tsunami_probe_write() 230 if (TSUNAMI_cchip->misc.csr & (1L << 28)) { in tsunami_probe_write() 231 int source = (TSUNAMI_cchip->misc.csr >> 29) & 7; in tsunami_probe_write() 232 TSUNAMI_cchip->misc.csr |= (1L << 28); /* ...and unlock NXS. */ in tsunami_probe_write() 250 if (tsunami_probe_read(&pchip->pctl.csr) == 0) in tsunami_init_one_pchip() [all …]
|
D | core_wildfire.c | 118 pci->pci_window[0].wbase.csr = hose->sg_isa->dma_base | 3; in wildfire_init_hose() 119 pci->pci_window[0].wmask.csr = (hose->sg_isa->size - 1) & 0xfff00000; in wildfire_init_hose() 120 pci->pci_window[0].tbase.csr = virt_to_phys(hose->sg_isa->ptes); in wildfire_init_hose() 122 pci->pci_window[1].wbase.csr = 0x40000000 | 1; in wildfire_init_hose() 123 pci->pci_window[1].wmask.csr = (0x40000000 -1) & 0xfff00000; in wildfire_init_hose() 124 pci->pci_window[1].tbase.csr = 0; in wildfire_init_hose() 126 pci->pci_window[2].wbase.csr = 0x80000000 | 1; in wildfire_init_hose() 127 pci->pci_window[2].wmask.csr = (0x40000000 -1) & 0xfff00000; in wildfire_init_hose() 128 pci->pci_window[2].tbase.csr = 0x40000000; in wildfire_init_hose() 130 pci->pci_window[3].wbase.csr = hose->sg_pci->dma_base | 3; in wildfire_init_hose() [all …]
|
D | core_titan.c | 207 volatile unsigned long *csr; in titan_pci_tbi() local 220 csr = &port->port_specific.g.gtlbia.csr; in titan_pci_tbi() 222 csr = &port->port_specific.g.gtlbiv.csr; in titan_pci_tbi() 229 *csr = value; in titan_pci_tbi() 231 *csr; in titan_pci_tbi() 240 pctl.pctl_q_whole = port->pctl.csr; in titan_query_agp() 293 saved_config[index].wsba[0] = port->wsba[0].csr; in titan_init_one_pachip_port() 294 saved_config[index].wsm[0] = port->wsm[0].csr; in titan_init_one_pachip_port() 295 saved_config[index].tba[0] = port->tba[0].csr; in titan_init_one_pachip_port() 297 saved_config[index].wsba[1] = port->wsba[1].csr; in titan_init_one_pachip_port() [all …]
|
D | sys_marvel.c | 96 ctl = &io7->csrs->PO7_LSI_CTL[irq & 0xff].csr; /* assume LSI */ in io7_get_irq_ctl() 98 ctl = &io7->csrs->PO7_MSI_CTL[((irq - 0x80) >> 5) & 0x0f].csr; in io7_get_irq_ctl() 174 volatile unsigned long *csr, in io7_redirect_irq() argument 179 val = *csr; in io7_redirect_irq() 183 *csr = val; in io7_redirect_irq() 185 *csr; in io7_redirect_irq() 196 val = io7->csrs->PO7_LSI_CTL[which].csr; in io7_redirect_one_lsi() 200 io7->csrs->PO7_LSI_CTL[which].csr = val; in io7_redirect_one_lsi() 202 io7->csrs->PO7_LSI_CTL[which].csr; in io7_redirect_one_lsi() 213 val = io7->csrs->PO7_MSI_CTL[which].csr; in io7_redirect_one_msi() [all …]
|
D | err_marvel.c | 817 err_sum |= io7->csrs->PO7_ERROR_SUM.csr; in marvel_find_io7_with_error() 821 err_sum |= io7->ports[i].csrs->POx_ERR_SUM.csr; in marvel_find_io7_with_error() 842 io->io_asic_rev = io7->csrs->IO_ASIC_REV.csr; in marvel_find_io7_with_error() 843 io->io_sys_rev = io7->csrs->IO_SYS_REV.csr; in marvel_find_io7_with_error() 844 io->io7_uph = io7->csrs->IO7_UPH.csr; in marvel_find_io7_with_error() 845 io->hpi_ctl = io7->csrs->HPI_CTL.csr; in marvel_find_io7_with_error() 846 io->crd_ctl = io7->csrs->CRD_CTL.csr; in marvel_find_io7_with_error() 847 io->hei_ctl = io7->csrs->HEI_CTL.csr; in marvel_find_io7_with_error() 848 io->po7_error_sum = io7->csrs->PO7_ERROR_SUM.csr; in marvel_find_io7_with_error() 849 io->po7_uncrr_sym = io7->csrs->PO7_UNCRR_SYM.csr; in marvel_find_io7_with_error() [all …]
|
D | core_marvel.c | 62 q = ev7csr->csr; in read_ev7_csr() 74 ev7csr->csr = q; in write_ev7_csr() 179 csrs->POx_ERR_SUM.csr = -1UL; in io7_clear_errors() 180 csrs->POx_TLB_ERR.csr = -1UL; in io7_clear_errors() 181 csrs->POx_SPL_COMPLT.csr = -1UL; in io7_clear_errors() 182 csrs->POx_TRANS_SUM.csr = -1UL; in io7_clear_errors() 190 p7csrs->PO7_ERROR_SUM.csr = -1UL; in io7_clear_errors() 191 p7csrs->PO7_UNCRR_SYM.csr = -1UL; in io7_clear_errors() 192 p7csrs->PO7_CRRCT_SYM.csr = -1UL; in io7_clear_errors() 263 io7_port->saved_wbase[i] = csrs->POx_WBASE[i].csr; in io7_init_hose() [all …]
|
D | sys_titan.c | 83 dim0 = &cchip->dim0.csr; in titan_update_irq_hw() 84 dim1 = &cchip->dim1.csr; in titan_update_irq_hw() 85 dim2 = &cchip->dim2.csr; in titan_update_irq_hw() 86 dim3 = &cchip->dim3.csr; in titan_update_irq_hw() 103 dimB = &cchip->dim0.csr; in titan_update_irq_hw() 104 if (bcpu == 1) dimB = &cchip->dim1.csr; in titan_update_irq_hw() 105 else if (bcpu == 2) dimB = &cchip->dim2.csr; in titan_update_irq_hw() 106 else if (bcpu == 3) dimB = &cchip->dim3.csr; in titan_update_irq_hw()
|
D | sys_dp264.c | 68 dim0 = &cchip->dim0.csr; in tsunami_update_irq_hw() 69 dim1 = &cchip->dim1.csr; in tsunami_update_irq_hw() 70 dim2 = &cchip->dim2.csr; in tsunami_update_irq_hw() 71 dim3 = &cchip->dim3.csr; in tsunami_update_irq_hw() 88 if (bcpu == 0) dimB = &cchip->dim0.csr; in tsunami_update_irq_hw() 89 else if (bcpu == 1) dimB = &cchip->dim1.csr; in tsunami_update_irq_hw() 90 else if (bcpu == 2) dimB = &cchip->dim2.csr; in tsunami_update_irq_hw() 91 else dimB = &cchip->dim3.csr; in tsunami_update_irq_hw() 197 pld = TSUNAMI_cchip->dir0.csr; in dp264_device_interrupt()
|
/linux-4.1.27/drivers/staging/gdm72xx/ |
D | gdm_qos.c | 99 qcb->csr[i].qos_buf_count = 0; in gdm_qos_init() 100 qcb->csr[i].enabled = false; in gdm_qos_init() 126 qcb->csr[i].qos_buf_count = 0; in gdm_qos_release_list() 127 qcb->csr[i].enabled = false; in gdm_qos_release_list() 142 static int chk_ipv4_rule(struct gdm_wimax_csr_s *csr, u8 *stream, u8 *port) in chk_ipv4_rule() argument 146 if (csr->classifier_rule_en&IPTYPEOFSERVICE) { in chk_ipv4_rule() 147 if (((stream[1] & csr->ip2s_mask) < csr->ip2s_lo) || in chk_ipv4_rule() 148 ((stream[1] & csr->ip2s_mask) > csr->ip2s_hi)) in chk_ipv4_rule() 152 if (csr->classifier_rule_en&PROTOCOL) { in chk_ipv4_rule() 153 if (stream[9] != csr->protocol) in chk_ipv4_rule() [all …]
|
D | gdm_qos.h | 64 struct gdm_wimax_csr_s csr[QOS_MAX]; member
|
/linux-4.1.27/arch/sparc/kernel/ |
D | ebus.c | 73 u32 csr = 0; in ebus_dma_irq() local 76 csr = readl(p->regs + EBDMA_CSR); in ebus_dma_irq() 77 writel(csr, p->regs + EBDMA_CSR); in ebus_dma_irq() 80 if (csr & EBDMA_CSR_ERR_PEND) { in ebus_dma_irq() 84 } else if (csr & EBDMA_CSR_INT_PEND) { in ebus_dma_irq() 86 (csr & EBDMA_CSR_TC) ? in ebus_dma_irq() 98 u32 csr; in ebus_dma_register() local 112 csr = EBDMA_CSR_BURST_SZ_16 | EBDMA_CSR_EN_CNT; in ebus_dma_register() 115 csr |= EBDMA_CSR_TCI_DIS; in ebus_dma_register() 117 writel(csr, p->regs + EBDMA_CSR); in ebus_dma_register() [all …]
|
D | psycho_common.c | 254 u64 csr, csr_error_bits; in psycho_pcierr_intr_other() local 257 csr = upa_readq(pbm->pci_csr); in psycho_pcierr_intr_other() 258 csr_error_bits = csr & (PSYCHO_PCICTRL_SBH_ERR | PSYCHO_PCICTRL_SERR); in psycho_pcierr_intr_other() 261 upa_writeq(csr, pbm->pci_csr); in psycho_pcierr_intr_other()
|
D | pci_schizo.c | 582 unsigned long csr_reg, csr, csr_error_bits; in schizo_pcierr_intr_other() local 587 csr = upa_readq(csr_reg); in schizo_pcierr_intr_other() 589 csr & (SCHIZO_PCICTRL_BUS_UNUS | in schizo_pcierr_intr_other() 597 upa_writeq(csr, csr_reg); in schizo_pcierr_intr_other()
|
/linux-4.1.27/drivers/crypto/qat/qat_common/ |
D | icp_qat_hal.h | 102 #define SET_CAP_CSR(handle, csr, val) \ argument 103 ADF_CSR_WR(handle->hal_cap_g_ctl_csr_addr_v, csr, val) 104 #define GET_CAP_CSR(handle, csr) \ argument 105 ADF_CSR_RD(handle->hal_cap_g_ctl_csr_addr_v, csr) 106 #define SET_GLB_CSR(handle, csr, val) SET_CAP_CSR(handle, csr + GLOBAL_CSR, val) argument 107 #define GET_GLB_CSR(handle, csr) GET_CAP_CSR(handle, GLOBAL_CSR + csr) argument 111 #define AE_CSR_ADDR(handle, ae, csr) (AE_CSR(handle, ae) + (0x3ff & csr)) argument 112 #define SET_AE_CSR(handle, ae, csr, val) \ argument 113 ADF_CSR_WR(AE_CSR_ADDR(handle, ae, csr), 0, val) 114 #define GET_AE_CSR(handle, ae, csr) ADF_CSR_RD(AE_CSR_ADDR(handle, ae, csr), 0) argument
|
D | adf_transport_debug.c | 90 void __iomem *csr = ring->bank->csr_addr; in adf_ring_show() local 96 head = READ_CSR_RING_HEAD(csr, bank->bank_number, in adf_ring_show() 98 tail = READ_CSR_RING_TAIL(csr, bank->bank_number, in adf_ring_show() 100 empty = READ_CSR_E_STAT(csr, bank->bank_number); in adf_ring_show() 226 void __iomem *csr = bank->csr_addr; in adf_bank_show() local 232 head = READ_CSR_RING_HEAD(csr, bank->bank_number, in adf_bank_show() 234 tail = READ_CSR_RING_TAIL(csr, bank->bank_number, in adf_bank_show() 236 empty = READ_CSR_E_STAT(csr, bank->bank_number); in adf_bank_show()
|
D | qat_hal.c | 119 unsigned char ae, unsigned int csr, in qat_hal_rd_ae_csr() argument 125 *value = GET_AE_CSR(handle, ae, csr); in qat_hal_rd_ae_csr() 135 unsigned char ae, unsigned int csr, in qat_hal_wr_ae_csr() argument 141 SET_AE_CSR(handle, ae, csr, value); in qat_hal_wr_ae_csr() 167 unsigned int csr = (1 << ACS_ABO_BITPOS); in qat_hal_wait_cycles() local 175 qat_hal_rd_ae_csr(handle, ae, ACTIVE_CTX_STATUS, &csr); in qat_hal_wait_cycles() 185 if (elapsed_cycles >= 8 && !(csr & (1 << ACS_ABO_BITPOS))) in qat_hal_wait_cycles() 201 unsigned int csr, new_csr; in qat_hal_set_ae_ctx_mode() local 209 qat_hal_rd_ae_csr(handle, ae, CTX_ENABLES, &csr); in qat_hal_set_ae_ctx_mode() 210 csr = IGNORE_W1C_MASK & csr; in qat_hal_set_ae_ctx_mode() [all …]
|
/linux-4.1.27/drivers/usb/musb/ |
D | musb_gadget.c | 262 u16 fifo_count = 0, csr; in txstate() local 281 csr = musb_readw(epio, MUSB_TXCSR); in txstate() 287 if (csr & MUSB_TXCSR_TXPKTRDY) { in txstate() 289 musb_ep->end_point.name, csr); in txstate() 293 if (csr & MUSB_TXCSR_P_SENDSTALL) { in txstate() 295 musb_ep->end_point.name, csr); in txstate() 301 csr); in txstate() 335 csr &= ~(MUSB_TXCSR_AUTOSET in txstate() 337 musb_writew(epio, MUSB_TXCSR, csr in txstate() 339 csr &= ~MUSB_TXCSR_DMAMODE; in txstate() [all …]
|
D | musb_gadget_ep0.c | 264 u16 csr; in service_zero_data_request() local 287 csr = musb_readw(regs, MUSB_TXCSR); in service_zero_data_request() 288 csr |= MUSB_TXCSR_CLRDATATOG | in service_zero_data_request() 290 csr &= ~(MUSB_TXCSR_P_SENDSTALL | in service_zero_data_request() 293 musb_writew(regs, MUSB_TXCSR, csr); in service_zero_data_request() 295 csr = musb_readw(regs, MUSB_RXCSR); in service_zero_data_request() 296 csr |= MUSB_RXCSR_CLRDATATOG | in service_zero_data_request() 298 csr &= ~(MUSB_RXCSR_P_SENDSTALL | in service_zero_data_request() 300 musb_writew(regs, MUSB_RXCSR, csr); in service_zero_data_request() 428 u16 csr; in service_zero_data_request() local [all …]
|
D | musb_host.c | 114 u16 csr; in musb_h_tx_flush_fifo() local 118 csr = musb_readw(epio, MUSB_TXCSR); in musb_h_tx_flush_fifo() 119 while (csr & MUSB_TXCSR_FIFONOTEMPTY) { in musb_h_tx_flush_fifo() 120 if (csr != lastcsr) in musb_h_tx_flush_fifo() 121 dev_dbg(musb->controller, "Host TX FIFONOTEMPTY csr: %02x\n", csr); in musb_h_tx_flush_fifo() 122 lastcsr = csr; in musb_h_tx_flush_fifo() 123 csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_TXPKTRDY; in musb_h_tx_flush_fifo() 124 musb_writew(epio, MUSB_TXCSR, csr); in musb_h_tx_flush_fifo() 125 csr = musb_readw(epio, MUSB_TXCSR); in musb_h_tx_flush_fifo() 128 ep->epnum, csr)) in musb_h_tx_flush_fifo() [all …]
|
D | musb_cppi41.c | 61 u16 csr; in save_rx_toggle() local 69 csr = musb_readw(cppi41_channel->hw_ep->regs, MUSB_RXCSR); in save_rx_toggle() 70 toggle = csr & MUSB_RXCSR_H_DATATOGGLE ? 1 : 0; in save_rx_toggle() 79 u16 csr; in update_rx_toggle() local 88 csr = musb_readw(hw_ep->regs, MUSB_RXCSR); in update_rx_toggle() 89 toggle = csr & MUSB_RXCSR_H_DATATOGGLE ? 1 : 0; in update_rx_toggle() 97 csr |= MUSB_RXCSR_H_DATATOGGLE | MUSB_RXCSR_H_WR_DATATOGGLE; in update_rx_toggle() 98 musb_writew(cppi41_channel->hw_ep->regs, MUSB_RXCSR, csr); in update_rx_toggle() 111 u16 csr; in musb_is_tx_fifo_empty() local 114 csr = musb_readw(epio, MUSB_TXCSR); in musb_is_tx_fifo_empty() [all …]
|
D | musbhsdma.c | 118 u16 csr = 0; in configure_channel() local 124 csr |= 1 << MUSB_HSDMA_MODE1_SHIFT; in configure_channel() 127 csr |= MUSB_HSDMA_BURSTMODE_INCR16 in configure_channel() 130 csr |= (musb_channel->epnum << MUSB_HSDMA_ENDPOINT_SHIFT) in configure_channel() 144 csr); in configure_channel() 202 u16 csr; in dma_channel_abort() local 213 csr = musb_readw(mbase, offset); in dma_channel_abort() 214 csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB); in dma_channel_abort() 215 musb_writew(mbase, offset, csr); in dma_channel_abort() 216 csr &= ~MUSB_TXCSR_DMAMODE; in dma_channel_abort() [all …]
|
D | tusb6010_omap.c | 193 u16 csr; in tusb_omap_dma_cb() local 198 csr = musb_readw(hw_ep->regs, MUSB_TXCSR); in tusb_omap_dma_cb() 199 csr |= MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY in tusb_omap_dma_cb() 201 musb_writew(hw_ep->regs, MUSB_TXCSR, csr); in tusb_omap_dma_cb() 222 u16 csr; in tusb_omap_dma_program() local 373 csr = musb_readw(hw_ep->regs, MUSB_TXCSR); in tusb_omap_dma_program() 374 csr |= (MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB in tusb_omap_dma_program() 376 csr &= ~MUSB_TXCSR_P_UNDERRUN; in tusb_omap_dma_program() 377 musb_writew(hw_ep->regs, MUSB_TXCSR, csr); in tusb_omap_dma_program() 380 csr = musb_readw(hw_ep->regs, MUSB_RXCSR); in tusb_omap_dma_program() [all …]
|
D | cppi_dma.c | 1088 int csr; in cppi_rx_scan() local 1102 csr = musb_readw(regs, MUSB_RXCSR); in cppi_rx_scan() 1103 if (csr & MUSB_RXCSR_DMAENAB) { in cppi_rx_scan() 1112 csr); in cppi_rx_scan() 1117 int csr; in cppi_rx_scan() local 1124 csr = musb_readw(rx->hw_ep->regs, MUSB_RXCSR); in cppi_rx_scan() 1127 && !(csr & MUSB_RXCSR_H_REQPKT)) { in cppi_rx_scan() 1128 csr |= MUSB_RXCSR_H_REQPKT; in cppi_rx_scan() 1130 MUSB_RXCSR_H_WZC_BITS | csr); in cppi_rx_scan() 1131 csr = musb_readw(rx->hw_ep->regs, MUSB_RXCSR); in cppi_rx_scan() [all …]
|
D | ux500_dma.c | 228 u16 csr; in ux500_dma_channel_abort() local 235 csr = musb_readw(epio, MUSB_TXCSR); in ux500_dma_channel_abort() 236 csr &= ~(MUSB_TXCSR_AUTOSET | in ux500_dma_channel_abort() 239 musb_writew(epio, MUSB_TXCSR, csr); in ux500_dma_channel_abort() 241 csr = musb_readw(epio, MUSB_RXCSR); in ux500_dma_channel_abort() 242 csr &= ~(MUSB_RXCSR_AUTOCLEAR | in ux500_dma_channel_abort() 245 musb_writew(epio, MUSB_RXCSR, csr); in ux500_dma_channel_abort()
|
/linux-4.1.27/arch/sh/kernel/cpu/ |
D | adc.c | 15 unsigned char csr; in adc_single() local 21 csr = __raw_readb(ADCSR); in adc_single() 22 csr = channel | ADCSR_ADST | ADCSR_CKS; in adc_single() 23 __raw_writeb(csr, ADCSR); in adc_single() 26 csr = __raw_readb(ADCSR); in adc_single() 27 } while ((csr & ADCSR_ADF) == 0); in adc_single() 29 csr &= ~(ADCSR_ADF | ADCSR_ADST); in adc_single() 30 __raw_writeb(csr, ADCSR); in adc_single()
|
/linux-4.1.27/drivers/watchdog/ |
D | shwdt.c | 89 u8 csr; in sh_wdt_start() local 99 csr = sh_wdt_read_csr(); in sh_wdt_start() 100 csr |= WTCSR_WT | clock_division_ratio; in sh_wdt_start() 101 sh_wdt_write_csr(csr); in sh_wdt_start() 113 csr = sh_wdt_read_csr(); in sh_wdt_start() 114 csr |= WTCSR_TME; in sh_wdt_start() 115 csr &= ~WTCSR_RSTS; in sh_wdt_start() 116 sh_wdt_write_csr(csr); in sh_wdt_start() 119 csr = sh_wdt_read_rstcsr(); in sh_wdt_start() 120 csr &= ~RSTCSR_RSTS; in sh_wdt_start() [all …]
|
/linux-4.1.27/drivers/crypto/qat/qat_dh895xcc/ |
D | adf_hw_arbiter.c | 92 void __iomem *csr = accel_dev->transport->banks[0].csr_addr; in adf_init_arb() local 100 WRITE_CSR_ARB_SARCONFIG(csr, arb, arb_cfg); in adf_init_arb() 105 WRITE_CSR_ARB_WEIGHT(csr, arb, i, 0xFFFFFFFF); in adf_init_arb() 109 WRITE_CSR_ARB_RESPORDERING(csr, i, 0xFFFFFFFF); in adf_init_arb() 113 WRITE_CSR_ARB_WQCFG(csr, i, i); in adf_init_arb() 122 WRITE_CSR_ARB_WRK_2_SER_MAP(csr, i, *(thd_2_arb_cfg + i)); in adf_init_arb() 136 void __iomem *csr; in adf_exit_arb() local 142 csr = accel_dev->transport->banks[0].csr_addr; in adf_exit_arb() 146 WRITE_CSR_ARB_SARCONFIG(csr, i, 0); in adf_exit_arb() 150 WRITE_CSR_ARB_WQCFG(csr, i, 0); in adf_exit_arb() [all …]
|
D | adf_dh895xcc_hw_data.c | 163 void __iomem *csr = misc_bar->virt_addr; in adf_enable_error_correction() local 168 val = ADF_CSR_RD(csr, ADF_DH895XCC_AE_CTX_ENABLES(i)); in adf_enable_error_correction() 170 ADF_CSR_WR(csr, ADF_DH895XCC_AE_CTX_ENABLES(i), val); in adf_enable_error_correction() 171 val = ADF_CSR_RD(csr, ADF_DH895XCC_AE_MISC_CONTROL(i)); in adf_enable_error_correction() 173 ADF_CSR_WR(csr, ADF_DH895XCC_AE_MISC_CONTROL(i), val); in adf_enable_error_correction() 178 val = ADF_CSR_RD(csr, ADF_DH895XCC_UERRSSMSH(i)); in adf_enable_error_correction() 180 ADF_CSR_WR(csr, ADF_DH895XCC_UERRSSMSH(i), val); in adf_enable_error_correction() 181 val = ADF_CSR_RD(csr, ADF_DH895XCC_CERRSSMSH(i)); in adf_enable_error_correction() 183 ADF_CSR_WR(csr, ADF_DH895XCC_CERRSSMSH(i), val); in adf_enable_error_correction()
|
D | adf_admin.c | 107 void __iomem *csr = pmisc->virt_addr; in adf_init_admin_comms() local 108 void __iomem *mailbox = csr + ADF_DH895XCC_MAILBOX_BASE_OFFSET; in adf_init_admin_comms() 123 ADF_CSR_WR(csr, ADF_DH895XCC_ADMINMSGUR_OFFSET, reg_val >> 32); in adf_init_admin_comms() 124 ADF_CSR_WR(csr, ADF_DH895XCC_ADMINMSGLR_OFFSET, reg_val); in adf_init_admin_comms()
|
/linux-4.1.27/drivers/scsi/ |
D | sun3_scsi.c | 191 unsigned short csr = dregs->csr; in scsi_sun3_intr() local 195 dregs->csr &= ~CSR_DMA_ENABLE; in scsi_sun3_intr() 198 if(csr & ~CSR_GOOD) { in scsi_sun3_intr() 199 if(csr & CSR_DMA_BUSERR) { in scsi_sun3_intr() 203 if(csr & CSR_DMA_CONFLICT) { in scsi_sun3_intr() 209 if(csr & (CSR_SDB_INT | CSR_DMA_INT)) { in scsi_sun3_intr() 259 dregs->csr &= ~CSR_FIFO; in sun3scsi_dma_setup() 260 dregs->csr |= CSR_FIFO; in sun3scsi_dma_setup() 265 dregs->csr |= CSR_SEND; in sun3scsi_dma_setup() 267 dregs->csr &= ~CSR_SEND; in sun3scsi_dma_setup() [all …]
|
D | sun3x_esp.c | 109 u32 csr; in sun3x_esp_dma_drain() local 112 csr = dma_read32(DMA_CSR); in sun3x_esp_dma_drain() 113 if (!(csr & DMA_FIFO_ISDRAIN)) in sun3x_esp_dma_drain() 116 dma_write32(csr | DMA_FIFO_STDRAIN, DMA_CSR); in sun3x_esp_dma_drain() 154 u32 csr; in sun3x_esp_send_dma_cmd() local 160 csr = dma_read32(DMA_CSR); in sun3x_esp_send_dma_cmd() 161 csr |= DMA_ENABLE; in sun3x_esp_send_dma_cmd() 163 csr |= DMA_ST_WRITE; in sun3x_esp_send_dma_cmd() 165 csr &= ~DMA_ST_WRITE; in sun3x_esp_send_dma_cmd() 166 dma_write32(csr, DMA_CSR); in sun3x_esp_send_dma_cmd() [all …]
|
D | sun_esp.c | 356 u32 csr; in sbus_esp_dma_drain() local 362 csr = dma_read32(DMA_CSR); in sbus_esp_dma_drain() 363 if (!(csr & DMA_FIFO_ISDRAIN)) in sbus_esp_dma_drain() 367 dma_write32(csr | DMA_FIFO_STDRAIN, DMA_CSR); in sbus_esp_dma_drain() 422 u32 csr; in sbus_esp_send_dma_cmd() local 434 csr = esp->prev_hme_dmacsr; in sbus_esp_send_dma_cmd() 435 csr |= DMA_SCSI_DISAB | DMA_ENABLE; in sbus_esp_send_dma_cmd() 437 csr |= DMA_ST_WRITE; in sbus_esp_send_dma_cmd() 439 csr &= ~DMA_ST_WRITE; in sbus_esp_send_dma_cmd() 440 esp->prev_hme_dmacsr = csr; in sbus_esp_send_dma_cmd() [all …]
|
D | sun3_scsi.h | 33 unsigned short csr; /* control/status reg */ member
|
D | atari_NCR5380.c | 1255 dregs->csr |= CSR_DMA_ENABLE; in NCR5380_intr() 1266 dregs->csr |= CSR_DMA_ENABLE; in NCR5380_intr() 1601 dregs->csr |= CSR_INTR; in NCR5380_select() 1864 dregs->csr |= CSR_DMA_ENABLE; in NCR5380_transfer_dma() 1959 dregs->csr |= CSR_INTR; in NCR5380_information_transfer() 1994 dregs->csr |= CSR_INTR; in NCR5380_information_transfer() 2310 dregs->csr |= CSR_DMA_ENABLE; in NCR5380_information_transfer()
|
/linux-4.1.27/sound/soc/intel/atom/sst/ |
D | sst_loader.c | 65 union config_status_reg_mrfld csr; in intel_sst_reset_dsp_mrfld() local 68 csr.full = sst_shim_read64(sst_drv_ctx->shim, SST_CSR); in intel_sst_reset_dsp_mrfld() 70 dev_dbg(sst_drv_ctx->dev, "value:0x%llx\n", csr.full); in intel_sst_reset_dsp_mrfld() 72 csr.full |= 0x7; in intel_sst_reset_dsp_mrfld() 73 sst_shim_write64(sst_drv_ctx->shim, SST_CSR, csr.full); in intel_sst_reset_dsp_mrfld() 74 csr.full = sst_shim_read64(sst_drv_ctx->shim, SST_CSR); in intel_sst_reset_dsp_mrfld() 76 dev_dbg(sst_drv_ctx->dev, "value:0x%llx\n", csr.full); in intel_sst_reset_dsp_mrfld() 78 csr.full &= ~(0x1); in intel_sst_reset_dsp_mrfld() 79 sst_shim_write64(sst_drv_ctx->shim, SST_CSR, csr.full); in intel_sst_reset_dsp_mrfld() 81 csr.full = sst_shim_read64(sst_drv_ctx->shim, SST_CSR); in intel_sst_reset_dsp_mrfld() [all …]
|
D | sst.c | 354 shim_regs->csr = sst_shim_read64(shim, SST_CSR); in sst_save_shim64() 372 sst_shim_write64(shim, SST_CSR, shim_regs->csr), in sst_restore_shim64()
|
D | sst.h | 321 u64 csr; member
|
/linux-4.1.27/drivers/usb/gadget/udc/ |
D | at91_udc.c | 96 u32 csr; in proc_ep_show() local 103 csr = __raw_readl(ep->creg); in proc_ep_show() 117 csr, in proc_ep_show() 118 (csr & 0x07ff0000) >> 16, in proc_ep_show() 119 (csr & (1 << 15)) ? "enabled" : "disabled", in proc_ep_show() 120 (csr & (1 << 11)) ? "DATA1" : "DATA0", in proc_ep_show() 121 types[(csr & 0x700) >> 8], in proc_ep_show() 124 (!(csr & 0x700)) in proc_ep_show() 125 ? ((csr & (1 << 7)) ? " IN" : " OUT") in proc_ep_show() 127 (csr & (1 << 6)) ? " rxdatabk1" : "", in proc_ep_show() [all …]
|
D | s3c-hsudc.c | 381 u32 csr, offset; in s3c_hsudc_read_fifo() local 388 csr = readl(hsudc->regs + offset); in s3c_hsudc_read_fifo() 389 if (!(csr & S3C_ESR_RX_SUCCESS)) in s3c_hsudc_read_fifo() 397 rlen = (csr & S3C_ESR_LWO) ? (rcnt * 2 - 1) : (rcnt * 2); in s3c_hsudc_read_fifo() 434 u32 csr; in s3c_hsudc_epin_intr() local 436 csr = readl(hsudc->regs + S3C_ESR); in s3c_hsudc_epin_intr() 437 if (csr & S3C_ESR_STALL) { in s3c_hsudc_epin_intr() 442 if (csr & S3C_ESR_TX_SUCCESS) { in s3c_hsudc_epin_intr() 450 (csr & S3C_ESR_PSIF_TWO)) in s3c_hsudc_epin_intr() 467 u32 csr; in s3c_hsudc_epout_intr() local [all …]
|
D | amd5536udc.c | 381 tmp = readl(&dev->csr->ne[ep->num - UDC_CSR_EP_OUT_IX_OFS]); in udc_ep_enable() 384 writel(tmp, &dev->csr->ne[ep->num - UDC_CSR_EP_OUT_IX_OFS]); in udc_ep_enable() 397 tmp = readl(&dev->csr->ne[udc_csr_epix]); in udc_ep_enable() 413 writel(tmp, &dev->csr->ne[udc_csr_epix]); in udc_ep_enable() 1853 tmp = readl(&dev->csr->ne[0]); in activate_control_endpoints() 1860 writel(tmp, &dev->csr->ne[0]); in activate_control_endpoints() 2776 tmp = readl(&dev->csr->ne[udc_csr_epix]); in udc_dev_isr() 2781 writel(tmp, &dev->csr->ne[udc_csr_epix]); in udc_dev_isr() 2831 tmp = readl(&dev->csr->ne[udc_csr_epix]); in udc_dev_isr() 2840 writel(tmp, &dev->csr->ne[udc_csr_epix]); in udc_dev_isr() [all …]
|
D | amd5536udc.h | 544 struct udc_csrs __iomem *csr; member
|
/linux-4.1.27/drivers/net/wireless/ath/wil6210/ |
D | interrupt.c | 79 iowrite32(WIL6210_IRQ_DISABLE, wil->csr + in wil6210_mask_irq_tx() 86 iowrite32(WIL6210_IRQ_DISABLE, wil->csr + in wil6210_mask_irq_rx() 93 iowrite32(WIL6210_IRQ_DISABLE, wil->csr + in wil6210_mask_irq_misc() 102 iowrite32(WIL6210_IRQ_DISABLE, wil->csr + in wil6210_mask_irq_pseudo() 110 iowrite32(WIL6210_IMC_TX, wil->csr + in wil6210_unmask_irq_tx() 117 iowrite32(WIL6210_IMC_RX, wil->csr + in wil6210_unmask_irq_rx() 124 iowrite32(WIL6210_IMC_MISC, wil->csr + in wil6210_unmask_irq_misc() 135 iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr + in wil6210_unmask_irq_pseudo() 153 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) + in wil_unmask_irq() 155 iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) + in wil_unmask_irq() [all …]
|
D | pcie_bus.c | 37 u32 rev_id = ioread32(wil->csr + HOSTADDR(RGF_USER_JTAG_DEV_ID)); in wil_set_capabilities() 172 void __iomem *csr; in wil_pcie_probe() local 208 csr = pci_ioremap_bar(pdev, 0); in wil_pcie_probe() 209 if (!csr) { in wil_pcie_probe() 215 dev_info(&pdev->dev, "CSR at %pR -> 0x%p\n", &pdev->resource[0], csr); in wil_pcie_probe() 217 wil = wil_if_alloc(dev, csr); in wil_pcie_probe() 259 pci_iounmap(pdev, csr); in wil_pcie_probe() 271 void __iomem *csr = wil->csr; in wil_pcie_remove() local 281 pci_iounmap(pdev, csr); in wil_pcie_remove()
|
D | ethtool.c | 53 tx_itr_en = ioread32(wil->csr + in wil_ethtoolops_get_coalesce() 57 ioread32(wil->csr + in wil_ethtoolops_get_coalesce() 60 rx_itr_en = ioread32(wil->csr + in wil_ethtoolops_get_coalesce() 64 ioread32(wil->csr + in wil_ethtoolops_get_coalesce()
|
D | fw.c | 27 #define R(a) ioread32(wil->csr + HOSTADDR(a)) 29 #define W(a, v) do { iowrite32(v, wil->csr + HOSTADDR(a)); wmb(); } while (0)
|
D | netdev.c | 130 void *wil_if_alloc(struct device *dev, void __iomem *csr) in wil_if_alloc() argument 145 wil->csr = csr; in wil_if_alloc()
|
D | wmi.c | 138 return wil->csr + off; in wmi_buffer() 158 return wil->csr + off; in wmi_addr() 230 r->tail = ioread32(wil->csr + HOST_MBOX + in __wmi_send() 256 iowrite32(1, wil->csr + HOSTADDR(r->head) + in __wmi_send() 259 iowrite32(r->head = next_head, wil->csr + HOST_MBOX + in __wmi_send() 265 iowrite32(SW_INT_MBOX, wil->csr + HOST_SW_INT); in __wmi_send() 731 r->head = ioread32(wil->csr + HOST_MBOX + in wmi_recv_cmd() 739 wil_memcpy_fromio_32(&d_tail, wil->csr + HOSTADDR(r->tail), in wmi_recv_cmd() 770 iowrite32(0, wil->csr + HOSTADDR(r->tail) + in wmi_recv_cmd() 790 iowrite32(r->tail, wil->csr + HOST_MBOX + in wmi_recv_cmd()
|
D | debugfs.c | 196 void __iomem *x = wil->csr + HOSTADDR(r.base) + delta; in wil_print_ring() 246 wil_print_ring(s, "tx", wil->csr + HOST_MBOX + in wil_mbox_debugfs_show() 248 wil_print_ring(s, "rx", wil->csr + HOST_MBOX + in wil_mbox_debugfs_show() 380 wil6210_debugfs_init_offset(wil, d, (void * __force)wil->csr + off, in wil6210_debugfs_create_ISR() 401 wil6210_debugfs_init_offset(wil, d, (void * __force)wil->csr, in wil6210_debugfs_create_pseudo_ISR() 460 wil6210_debugfs_init_offset(wil, d, (void * __force)wil->csr, in wil6210_debugfs_create_ITR_CNT() 463 wil6210_debugfs_init_offset(wil, dtx, (void * __force)wil->csr, in wil6210_debugfs_create_ITR_CNT() 466 wil6210_debugfs_init_offset(wil, drx, (void * __force)wil->csr, in wil6210_debugfs_create_ITR_CNT() 1341 blob->data = (void * __force)wil->csr + HOSTADDR(map->host); in wil6210_debugfs_init_blobs() 1447 wil6210_debugfs_init_offset(wil, dbg, (void * __force)wil->csr, in wil6210_debugfs_init()
|
D | ioctl.c | 48 off = a - wil->csr; in wil_ioc_addr()
|
D | main.c | 527 #define R(a) ioread32(wil->csr + HOSTADDR(a)) 529 #define W(a, v) do { iowrite32(v, wil->csr + HOSTADDR(a)); wmb(); } while (0) 636 wil_memcpy_fromio_32(&bl, wil->csr + HOSTADDR(RGF_USER_BL), sizeof(bl)); in wil_get_bl_info()
|
D | wil6210.h | 533 void __iomem *csr; member 672 void *wil_if_alloc(struct device *dev, void __iomem *csr);
|
D | txrx.c | 510 iowrite32(v->swtail, wil->csr + HOSTADDR(v->hwtail)); in wil_rx_refill() 1218 iowrite32(vring->swhead, wil->csr + HOSTADDR(vring->hwtail)); in __wil_tx_vring()
|
/linux-4.1.27/arch/mips/dec/ |
D | kn02-irq.c | 34 volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE + in unmask_kn02_irq() local 38 *csr = cached_kn02_csr; in unmask_kn02_irq() 43 volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE + in mask_kn02_irq() local 47 *csr = cached_kn02_csr; in mask_kn02_irq() 66 volatile u32 *csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE + in init_kn02_irqs() local 72 *csr = cached_kn02_csr; in init_kn02_irqs()
|
D | kn01-berr.c | 53 volatile u16 *csr = (void *)CKSEG1ADDR(KN01_SLOT_BASE + KN01_CSR); in dec_kn01_be_ack() local 58 *csr = cached_kn01_csr | KN01_CSR_MEMERR; /* Clear bus IRQ. */ in dec_kn01_be_ack() 154 volatile u16 *csr = (void *)CKSEG1ADDR(KN01_SLOT_BASE + KN01_CSR); in dec_kn01_be_interrupt() local 158 if (!(*csr & KN01_CSR_MEMERR)) in dec_kn01_be_interrupt() 181 volatile u16 *csr = (void *)CKSEG1ADDR(KN01_SLOT_BASE + KN01_CSR); in dec_kn01_be_init() local 187 cached_kn01_csr = *csr; in dec_kn01_be_init() 193 *csr = cached_kn01_csr; in dec_kn01_be_init()
|
D | ecc-berr.c | 231 volatile u32 *csr = (void *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_CSR); in dec_kn02_be_init() local 237 cached_kn02_csr = *csr | KN02_CSR_LEDS; in dec_kn02_be_init() 243 *csr = cached_kn02_csr; in dec_kn02_be_init()
|
/linux-4.1.27/drivers/pcmcia/ |
D | pxa2xx_sharpsl.c | 62 unsigned short cpr, csr; in sharpsl_pcmcia_socket_state() local 70 csr = read_scoop_reg(scoop, SCOOP_CSR); in sharpsl_pcmcia_socket_state() 71 if (csr & 0x0004) { in sharpsl_pcmcia_socket_state() 79 csr |= SCOOP_DEV[skt->nr].keep_vs; in sharpsl_pcmcia_socket_state() 84 SCOOP_DEV[skt->nr].keep_vs = (csr & 0x00C0); in sharpsl_pcmcia_socket_state() 95 state->detect = (csr & 0x0004) ? 0 : 1; in sharpsl_pcmcia_socket_state() 96 state->ready = (csr & 0x0002) ? 1 : 0; in sharpsl_pcmcia_socket_state() 97 state->bvd1 = (csr & 0x0010) ? 1 : 0; in sharpsl_pcmcia_socket_state() 98 state->bvd2 = (csr & 0x0020) ? 1 : 0; in sharpsl_pcmcia_socket_state() 99 state->wrprot = (csr & 0x0008) ? 1 : 0; in sharpsl_pcmcia_socket_state() [all …]
|
D | at91_cf.c | 151 u32 csr; in at91_cf_set_io_map() local 159 csr = at91_ramc_read(0, AT91_SMC_CSR(cf->board->chipselect)) & ~AT91_SMC_DBW; in at91_cf_set_io_map() 172 csr |= AT91_SMC_DBW_8; in at91_cf_set_io_map() 175 csr |= AT91_SMC_DBW_16; in at91_cf_set_io_map() 178 at91_ramc_write(0, AT91_SMC_CSR(cf->board->chipselect), csr); in at91_cf_set_io_map()
|
/linux-4.1.27/arch/mips/cavium-octeon/executive/ |
D | cvmx-interrupt-rsl.c | 53 union cvmx_asxx_int_en csr; in __cvmx_interrupt_asxx_enable() local 65 csr.u64 = cvmx_read_csr(CVMX_ASXX_INT_EN(block)); in __cvmx_interrupt_asxx_enable() 66 csr.s.txpsh = mask; in __cvmx_interrupt_asxx_enable() 67 csr.s.txpop = mask; in __cvmx_interrupt_asxx_enable() 68 csr.s.ovrflw = mask; in __cvmx_interrupt_asxx_enable() 69 cvmx_write_csr(CVMX_ASXX_INT_EN(block), csr.u64); in __cvmx_interrupt_asxx_enable()
|
/linux-4.1.27/arch/arm64/boot/dts/apm/ |
D | apm-storm.dtsi | 154 reg-names = "csr-reg"; 176 reg-names = "csr-reg"; 185 reg-names = "csr-reg"; 186 csr-mask = <0x3>; 195 reg-names = "csr-reg"; 196 csr-mask = <0xc>; 205 reg-names = "csr-reg"; 206 csr-mask = <0x3>; 215 reg-names = "csr-reg"; 218 csr-offset = <0x4>; [all …]
|
/linux-4.1.27/arch/sh/boards/mach-hp6xx/ |
D | pm.c | 42 u8 stbcr, csr; in pm_enter() local 49 csr = sh_wdt_read_csr(); in pm_enter() 50 csr &= ~WTCSR_TME; in pm_enter() 51 csr |= WTCSR_CKS_4096; in pm_enter() 52 sh_wdt_write_csr(csr); in pm_enter() 53 csr = sh_wdt_read_csr(); in pm_enter()
|
/linux-4.1.27/drivers/net/wireless/rt2x00/ |
D | rt2x00mmio.h | 36 *value = readl(rt2x00dev->csr.base + offset); in rt2x00mmio_register_read() 43 memcpy_fromio(value, rt2x00dev->csr.base + offset, length); in rt2x00mmio_register_multiread() 50 writel(value, rt2x00dev->csr.base + offset); in rt2x00mmio_register_write() 58 __iowrite32_copy(rt2x00dev->csr.base + offset, value, length >> 2); in rt2x00mmio_register_multiwrite()
|
D | rt2x00pci.c | 44 if (rt2x00dev->csr.base) { in rt2x00pci_free_reg() 45 iounmap(rt2x00dev->csr.base); in rt2x00pci_free_reg() 46 rt2x00dev->csr.base = NULL; in rt2x00pci_free_reg() 54 rt2x00dev->csr.base = pci_ioremap_bar(pci_dev, 0); in rt2x00pci_alloc_reg() 55 if (!rt2x00dev->csr.base) in rt2x00pci_alloc_reg()
|
D | rt2x00soc.c | 42 iounmap(rt2x00dev->csr.base); in rt2x00soc_free_reg() 54 rt2x00dev->csr.base = ioremap(res->start, resource_size(res)); in rt2x00soc_alloc_reg() 55 if (!rt2x00dev->csr.base) in rt2x00soc_alloc_reg()
|
D | rt2x00usb.c | 87 if (unlikely(!rt2x00dev->csr.cache || buffer_length > CSR_CACHE_SIZE)) { in rt2x00usb_vendor_req_buff_lock() 93 memcpy(rt2x00dev->csr.cache, buffer, buffer_length); in rt2x00usb_vendor_req_buff_lock() 96 offset, 0, rt2x00dev->csr.cache, in rt2x00usb_vendor_req_buff_lock() 100 memcpy(buffer, rt2x00dev->csr.cache, buffer_length); in rt2x00usb_vendor_req_buff_lock() 753 kfree(rt2x00dev->csr.cache); in rt2x00usb_free_reg() 754 rt2x00dev->csr.cache = NULL; in rt2x00usb_free_reg() 759 rt2x00dev->csr.cache = kzalloc(CSR_CACHE_SIZE, GFP_KERNEL); in rt2x00usb_alloc_reg() 760 if (!rt2x00dev->csr.cache) in rt2x00usb_alloc_reg()
|
D | rt2x00debug.h | 62 RT2X00DEBUGFS_REGISTER_ENTRY(csr, u32);
|
D | rt2x00debug.c | 526 RT2X00DEBUGFS_OPS(csr, "0x%.8x\n", u32); 639 RT2X00DEBUGFS_SPRINTF_REGISTER(csr); in rt2x00debug_create_file_chipset() 723 RT2X00DEBUGFS_CREATE_REGISTER_ENTRY(intf, csr); in rt2x00debug_register()
|
D | rt2x00.h | 816 union csr { union 819 } csr; member
|
D | rt2500usb.c | 244 .csr = {
|
D | rt2400pci.c | 169 .csr = {
|
D | rt2500pci.c | 169 .csr = {
|
D | rt73usb.c | 152 .csr = {
|
D | rt61pci.c | 207 .csr = {
|
D | rt2800lib.c | 1112 .csr = {
|
/linux-4.1.27/drivers/power/reset/ |
D | xgene-reboot.c | 39 void *csr; member 52 writel(ctx->mask, ctx->csr); in xgene_restart_handler() 71 ctx->csr = of_iomap(dev->of_node, 0); in xgene_reboot_probe() 72 if (!ctx->csr) { in xgene_reboot_probe()
|
/linux-4.1.27/drivers/mtd/devices/ |
D | ms02-nv.c | 192 mp->resource.csr = csr_res; in ms02nv_init_one() 259 release_resource(mp->resource.csr); in ms02nv_remove_one() 260 kfree(mp->resource.csr); in ms02nv_remove_one() 274 volatile u32 *csr; in ms02nv_init() local 281 csr = (volatile u32 *)CKSEG1ADDR(KN02_SLOT_BASE + KN02_CSR); in ms02nv_init() 282 if (*csr & KN02_CSR_BNK32M) in ms02nv_init() 287 csr = (volatile u32 *)CKSEG1ADDR(KN03_SLOT_BASE + IOASIC_MCR); in ms02nv_init() 288 if (*csr & KN03_MCR_BNK32M) in ms02nv_init()
|
D | ms02-nv.h | 100 struct resource *csr; member
|
/linux-4.1.27/drivers/ipack/devices/ |
D | ipoctal.c | 337 iowrite8(TX_CLK_9600 | RX_CLK_9600, &channel->regs->w.csr); in ipoctal_inst_slot() 486 unsigned char csr = 0; in ipoctal_set_termios() local 559 csr |= TX_CLK_75 | RX_CLK_75; in ipoctal_set_termios() 562 csr |= TX_CLK_110 | RX_CLK_110; in ipoctal_set_termios() 565 csr |= TX_CLK_150 | RX_CLK_150; in ipoctal_set_termios() 568 csr |= TX_CLK_300 | RX_CLK_300; in ipoctal_set_termios() 571 csr |= TX_CLK_600 | RX_CLK_600; in ipoctal_set_termios() 574 csr |= TX_CLK_1200 | RX_CLK_1200; in ipoctal_set_termios() 577 csr |= TX_CLK_1800 | RX_CLK_1800; in ipoctal_set_termios() 580 csr |= TX_CLK_2000 | RX_CLK_2000; in ipoctal_set_termios() [all …]
|
D | scc2698.h | 34 u8 d1, csr; /* Clock select register */ member
|
/linux-4.1.27/arch/m68k/sun3x/ |
D | time.c | 48 h->csr |= C_WRITE; in sun3x_hwclk() 56 h->csr &= ~C_WRITE; in sun3x_hwclk() 58 h->csr |= C_READ; in sun3x_hwclk() 66 h->csr &= ~C_READ; in sun3x_hwclk()
|
D | time.h | 9 volatile unsigned char csr; member
|
/linux-4.1.27/Documentation/ABI/testing/ |
D | sysfs-wusb_cbaf | 4 Contact: David Vrabel <david.vrabel@csr.com> 55 Contact: David Vrabel <david.vrabel@csr.com> 66 Contact: David Vrabel <david.vrabel@csr.com> 73 Contact: David Vrabel <david.vrabel@csr.com> 81 Contact: David Vrabel <david.vrabel@csr.com> 89 Contact: David Vrabel <david.vrabel@csr.com> 97 Contact: David Vrabel <david.vrabel@csr.com>
|
D | sysfs-bus-umc | 4 Contact: David Vrabel <david.vrabel@csr.com> 17 Contact: David Vrabel <david.vrabel@csr.com> 25 Contact: David Vrabel <david.vrabel@csr.com>
|
D | sysfs-class-uwb_rc-wusbhc | 4 Contact: David Vrabel <david.vrabel@csr.com> 15 Contact: David Vrabel <david.vrabel@csr.com> 30 Contact: David Vrabel <david.vrabel@csr.com>
|
D | sysfs-bus-usb | 4 Contact: David Vrabel <david.vrabel@csr.com> 17 Contact: David Vrabel <david.vrabel@csr.com> 26 Contact: David Vrabel <david.vrabel@csr.com> 37 Contact: David Vrabel <david.vrabel@csr.com>
|
/linux-4.1.27/Documentation/devicetree/bindings/clock/ |
D | xgene.txt | 28 may include "csr-reg" and/or "div-reg". If this property 30 only "csr-reg". 37 - csr-offset : Offset to the CSR reset register from the reset address base. 39 - csr-mask : CSR reset mask bit. Default is 0xF. 76 reg-name = "csr-reg"; 100 reg-names = "csr-reg", "div-reg"; 101 csr-offset = <0x0>; 102 csr-mask = <0x200>;
|
/linux-4.1.27/arch/mips/kernel/ |
D | irq_txx9.c | 34 u32 csr; member 186 u32 csr = __raw_readl(&txx9_ircptr->csr); in txx9_irq() local 188 if (likely(!(csr & TXx9_IRCSR_IF))) in txx9_irq() 189 return TXX9_IRQ_BASE + (csr & (TXx9_MAX_IR - 1)); in txx9_irq()
|
D | signal.c | 210 unsigned int csr, enabled; in fpcsr_pending() local 212 err = __get_user(csr, fpcsr); in fpcsr_pending() 213 enabled = FPU_CSR_UNI_X | ((csr & FPU_CSR_ALL_E) << 5); in fpcsr_pending() 218 if (csr & enabled) { in fpcsr_pending() 219 csr &= ~enabled; in fpcsr_pending() 220 err |= __put_user(csr, fpcsr); in fpcsr_pending()
|
D | mips-r2-to-r6-emul.c | 199 u32 csr; in movf_func() local 202 csr = current->thread.fpu.fcr31; in movf_func() 205 if (((csr & cond) == 0) && MIPSInst_RD(ir)) in movf_func() 222 u32 csr; in movt_func() local 225 csr = current->thread.fpu.fcr31; in movt_func() 228 if (((csr & cond) != 0) && MIPSInst_RD(ir)) in movt_func()
|
/linux-4.1.27/drivers/dma/ |
D | tegra20-apb-dma.c | 137 unsigned long csr; member 405 u32 csr; in tegra_dma_stop() local 409 csr = tdc_read(tdc, TEGRA_APBDMA_CHAN_CSR); in tegra_dma_stop() 410 csr &= ~TEGRA_APBDMA_CSR_IE_EOC; in tegra_dma_stop() 411 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, csr); in tegra_dma_stop() 414 csr &= ~TEGRA_APBDMA_CSR_ENB; in tegra_dma_stop() 415 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, csr); in tegra_dma_stop() 431 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, ch_regs->csr); in tegra_dma_start() 441 ch_regs->csr | TEGRA_APBDMA_CSR_ENB); in tegra_dma_start() 481 nsg_req->ch_regs.csr | TEGRA_APBDMA_CSR_ENB); in tegra_dma_configure_for_next() [all …]
|
D | txx9dmac.c | 505 static void txx9dmac_handle_error(struct txx9dmac_chan *dc, u32 csr) in txx9dmac_handle_error() argument 523 errors = csr & (TXX9_DMA_CSR_ABCHC | in txx9dmac_handle_error() 548 u32 csr; in txx9dmac_scan_descriptors() local 552 csr = channel64_readl(dc, CSR); in txx9dmac_scan_descriptors() 553 channel64_writel(dc, CSR, csr); in txx9dmac_scan_descriptors() 556 csr = channel32_readl(dc, CSR); in txx9dmac_scan_descriptors() 557 channel32_writel(dc, CSR, csr); in txx9dmac_scan_descriptors() 560 if (!(csr & (TXX9_DMA_CSR_XFACT | TXX9_DMA_CSR_ABCHC))) { in txx9dmac_scan_descriptors() 565 if (!(csr & TXX9_DMA_CSR_CHNEN)) in txx9dmac_scan_descriptors() 574 if (csr & TXX9_DMA_CSR_ABCHC) in txx9dmac_scan_descriptors() [all …]
|
D | fsl-edma.c | 130 __le16 csr; member 457 edma_writew(edma, le16_to_cpu(tcd->csr), addr + EDMA_TCD_CSR(ch)); in fsl_edma_set_tcd_regs() 466 u16 csr = 0; in fsl_edma_fill_tcd() local 491 csr |= EDMA_TCD_CSR_INT_MAJOR; in fsl_edma_fill_tcd() 494 csr |= EDMA_TCD_CSR_D_REQ; in fsl_edma_fill_tcd() 497 csr |= EDMA_TCD_CSR_E_SG; in fsl_edma_fill_tcd() 499 tcd->csr = cpu_to_le16(csr); in fsl_edma_fill_tcd()
|
D | omap-dma.c | 495 unsigned mask, csr; in omap_dma_irq() local 509 csr = omap_dma_get_csr(c); in omap_dma_irq() 512 omap_dma_callback(channel, csr, c); in omap_dma_irq()
|
/linux-4.1.27/drivers/edac/ |
D | edac_mc.c | 210 struct csrow_info *csr; in _edac_mc_free() local 222 csr = mci->csrows[row]; in _edac_mc_free() 223 if (csr) { in _edac_mc_free() 224 if (csr->channels) { in _edac_mc_free() 226 kfree(csr->channels[chn]); in _edac_mc_free() 227 kfree(csr->channels); in _edac_mc_free() 229 kfree(csr); in _edac_mc_free() 268 struct csrow_info *csr; in edac_mc_alloc() local 352 csr = kzalloc(sizeof(**mci->csrows), GFP_KERNEL); in edac_mc_alloc() 353 if (!csr) in edac_mc_alloc() [all …]
|
/linux-4.1.27/arch/mips/include/asm/sibyte/ |
D | sb1250_defs.h | 255 #define SBWRITECSR(csr, val) *((volatile uint64_t *) PHYS_TO_K1(csr)) = (val) argument 256 #define SBREADCSR(csr) (*((volatile uint64_t *) PHYS_TO_K1(csr))) argument
|
/linux-4.1.27/drivers/isdn/hardware/avm/ |
D | b1dma.c | 220 card->csr = 0x0; in b1dma_reset() 221 b1dma_writel(card, card->csr, AMCC_INTCSR); in b1dma_reset() 253 card->csr = 0x0; in b1dma_detect() 254 b1dma_writel(card, card->csr, AMCC_INTCSR); in b1dma_detect() 358 if (!(card->csr & EN_TX_TC_INT)) { in b1dma_queue_tx() 360 b1dma_writel(card, card->csr, AMCC_INTCSR); in b1dma_queue_tx() 418 card->csr |= EN_TX_TC_INT; in b1dma_dispatch_tx() 597 newcsr = card->csr | (status & ALL_INT); in b1dma_handle_interrupt() 630 card->csr &= ~EN_TX_TC_INT; in b1dma_handle_interrupt() 634 b1dma_writel(card, card->csr, AMCC_INTCSR); in b1dma_handle_interrupt() [all …]
|
D | c4.c | 420 if (card->csr & DBELL_DOWN_ARM) { /* tx busy */ in c4_dispatch_tx() 471 card->csr |= DBELL_DOWN_ARM; in c4_dispatch_tx() 710 card->csr &= ~DBELL_DOWN_ARM; in c4_handle_interrupt() 712 } else if (card->csr & DBELL_DOWN_HOST) { in c4_handle_interrupt() 714 card->csr &= ~DBELL_DOWN_ARM; in c4_handle_interrupt() 868 card->csr = 0; in c4_load_firmware()
|
D | avmcard.h | 93 volatile u32 csr; member
|
/linux-4.1.27/arch/powerpc/boot/ |
D | ugecon.c | 48 u32 csr, data, cr; in ug_io_transaction() local 51 csr = EXI_CSR_CLK_32MHZ | EXI_CSR_CS_0; in ug_io_transaction() 52 out_be32(csr_reg, csr); in ug_io_transaction()
|
/linux-4.1.27/drivers/spi/ |
D | spi-atmel.c | 259 u32 csr; member 305 spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr); in cs_activate() 309 spi_writel(as, CSR0, asd->csr); in cs_activate() 328 u32 csr; in cs_activate() local 332 csr = spi_readl(as, CSR0 + 4 * i); in cs_activate() 333 if ((csr ^ cpol) & SPI_BIT(CPOL)) in cs_activate() 335 csr ^ SPI_BIT(CPOL)); in cs_activate() 677 u32 scbr, csr; in atmel_spi_set_xfer_speed() local 714 csr = spi_readl(as, CSR0 + 4 * spi->chip_select); in atmel_spi_set_xfer_speed() 715 csr = SPI_BFINS(SCBR, scbr, csr); in atmel_spi_set_xfer_speed() [all …]
|
/linux-4.1.27/drivers/net/ethernet/amd/ |
D | sunlance.c | 440 u32 csr = sbus_readl(lp->dregs + DMA_CSR); in init_restart_ledma() local 442 if (!(csr & DMA_HNDL_ERROR)) { in init_restart_ledma() 448 csr = sbus_readl(lp->dregs + DMA_CSR); in init_restart_ledma() 449 csr &= ~DMA_E_BURSTS; in init_restart_ledma() 451 csr |= DMA_E_BURST32; in init_restart_ledma() 453 csr |= DMA_E_BURST16; in init_restart_ledma() 455 csr |= (DMA_DSBL_RD_DRN | DMA_DSBL_WR_INV | DMA_FIFO_INV); in init_restart_ledma() 458 csr |= DMA_EN_ENETAUI; in init_restart_ledma() 460 csr &= ~DMA_EN_ENETAUI; in init_restart_ledma() 462 sbus_writel(csr, lp->dregs + DMA_CSR); in init_restart_ledma() [all …]
|
/linux-4.1.27/sound/sparc/ |
D | cs4231.c | 1629 u32 csr; in snd_cs4231_sbus_interrupt() local 1637 csr = sbus_readl(chip->port + APCCSR); in snd_cs4231_sbus_interrupt() 1639 sbus_writel(csr, chip->port + APCCSR); in snd_cs4231_sbus_interrupt() 1641 if ((csr & APC_PDMA_READY) && in snd_cs4231_sbus_interrupt() 1642 (csr & APC_PLAY_INT) && in snd_cs4231_sbus_interrupt() 1643 (csr & APC_XINT_PNVA) && in snd_cs4231_sbus_interrupt() 1644 !(csr & APC_XINT_EMPT)) in snd_cs4231_sbus_interrupt() 1647 if ((csr & APC_CDMA_READY) && in snd_cs4231_sbus_interrupt() 1648 (csr & APC_CAPT_INT) && in snd_cs4231_sbus_interrupt() 1649 (csr & APC_XINT_CNVA) && in snd_cs4231_sbus_interrupt() [all …]
|
/linux-4.1.27/drivers/net/ethernet/intel/ |
D | e100.c | 288 struct csr { struct 580 struct csr __iomem *csr; member 638 (void)ioread8(&nic->csr->scb.status); in e100_write_flush() 646 iowrite8(irq_mask_none, &nic->csr->scb.cmd_hi); in e100_enable_irq() 656 iowrite8(irq_mask_all, &nic->csr->scb.cmd_hi); in e100_disable_irq() 665 iowrite32(selective_reset, &nic->csr->port); in e100_hw_reset() 669 iowrite32(software_reset, &nic->csr->port); in e100_hw_reset() 686 iowrite32(selftest | dma_addr, &nic->csr->port); in e100_self_test() 725 iowrite8(eecs | eesk, &nic->csr->eeprom_ctrl_lo); in e100_eeprom_write() 731 iowrite8(ctrl, &nic->csr->eeprom_ctrl_lo); in e100_eeprom_write() [all …]
|
/linux-4.1.27/arch/powerpc/platforms/embedded6xx/ |
D | usbgecko_udbg.c | 55 u32 csr, data, cr; in ug_io_transaction() local 58 csr = EXI_CSR_CLK_32MHZ | EXI_CSR_CS_0; in ug_io_transaction() 59 out_be32(csr_reg, csr); in ug_io_transaction()
|
/linux-4.1.27/arch/mips/txx9/generic/ |
D | irq_tx4939.c | 211 u32 csr = __raw_readl(&tx4939_ircptr->cs.r); in tx4939_irq() local 213 if (likely(!(csr & TXx9_IRCSR_IF))) in tx4939_irq() 214 return TXX9_IRQ_BASE + (csr & (TX4939_NUM_IR - 1)); in tx4939_irq()
|
/linux-4.1.27/arch/c6x/kernel/ |
D | setup.c | 94 unsigned cpu_id, rev_id, csr; in get_cpuinfo() local 117 csr = get_creg(CSR); in get_cpuinfo() 118 cpu_id = csr >> 24; in get_cpuinfo() 119 rev_id = (csr >> 16) & 0xff; in get_cpuinfo()
|
D | signal.c | 58 COPY(csr); COPY(pc); in restore_sigcontext() 123 COPY(csr); COPY(pc); in setup_sigcontext()
|
D | traps.c | 36 pr_err("Status: %08lx ORIG_A4: %08lx\n", regs->csr, regs->orig_a4); in show_regs()
|
/linux-4.1.27/arch/arm/plat-omap/ |
D | dma.c | 1089 u32 csr; in omap1_dma_handle_ch() local 1092 csr = dma_chan[ch].saved_csr; in omap1_dma_handle_ch() 1095 csr = p->dma_read(CSR, ch); in omap1_dma_handle_ch() 1096 if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) { in omap1_dma_handle_ch() 1097 dma_chan[ch + 6].saved_csr = csr >> 7; in omap1_dma_handle_ch() 1098 csr &= 0x7f; in omap1_dma_handle_ch() 1100 if ((csr & 0x3f) == 0) in omap1_dma_handle_ch() 1104 ch, csr); in omap1_dma_handle_ch() 1107 if (unlikely(csr & OMAP1_DMA_TOUT_IRQ)) in omap1_dma_handle_ch() 1109 if (unlikely(csr & OMAP_DMA_DROP_IRQ)) in omap1_dma_handle_ch() [all …]
|
/linux-4.1.27/drivers/mmc/host/ |
D | wbsd.c | 926 u8 csr; in wbsd_get_ro() local 930 csr = inb(host->base + WBSD_CSR); in wbsd_get_ro() 931 csr |= WBSD_MSLED; in wbsd_get_ro() 932 outb(csr, host->base + WBSD_CSR); in wbsd_get_ro() 936 csr = inb(host->base + WBSD_CSR); in wbsd_get_ro() 937 csr &= ~WBSD_MSLED; in wbsd_get_ro() 938 outb(csr, host->base + WBSD_CSR); in wbsd_get_ro() 942 return !!(csr & WBSD_WRPT); in wbsd_get_ro() 1006 u8 csr; in wbsd_tasklet_card() local 1016 csr = inb(host->base + WBSD_CSR); in wbsd_tasklet_card() [all …]
|
/linux-4.1.27/drivers/net/ethernet/agere/ |
D | et131x.c | 738 u32 csr = ET_RXDMA_CSR_FBR1_ENABLE; in et131x_rx_dma_enable() local 742 csr |= ET_RXDMA_CSR_FBR1_SIZE_LO; in et131x_rx_dma_enable() 744 csr |= ET_RXDMA_CSR_FBR1_SIZE_HI; in et131x_rx_dma_enable() 746 csr |= ET_RXDMA_CSR_FBR1_SIZE_LO | ET_RXDMA_CSR_FBR1_SIZE_HI; in et131x_rx_dma_enable() 748 csr |= ET_RXDMA_CSR_FBR0_ENABLE; in et131x_rx_dma_enable() 750 csr |= ET_RXDMA_CSR_FBR0_SIZE_LO; in et131x_rx_dma_enable() 752 csr |= ET_RXDMA_CSR_FBR0_SIZE_HI; in et131x_rx_dma_enable() 754 csr |= ET_RXDMA_CSR_FBR0_SIZE_LO | ET_RXDMA_CSR_FBR0_SIZE_HI; in et131x_rx_dma_enable() 755 writel(csr, &adapter->regs->rxdma.csr); in et131x_rx_dma_enable() 757 csr = readl(&adapter->regs->rxdma.csr); in et131x_rx_dma_enable() [all …]
|
D | et131x.h | 241 u32 csr; /* 0x1000 */ member 463 u32 csr; /* 0x2000 */ member
|
/linux-4.1.27/drivers/tty/serial/ |
D | sb1250-duart.c | 127 void __iomem *csr = sport->port.membase + reg; in __read_sbdchn() local 129 return __raw_readq(csr); in __read_sbdchn() 134 void __iomem *csr = sport->memctrl + reg; in __read_sbdshr() local 136 return __raw_readq(csr); in __read_sbdshr() 141 void __iomem *csr = sport->port.membase + reg; in __write_sbdchn() local 143 __raw_writeq(value, csr); in __write_sbdchn() 148 void __iomem *csr = sport->memctrl + reg; in __write_sbdshr() local 150 __raw_writeq(value, csr); in __write_sbdshr()
|
D | sccnxp.c | 248 u8 csr; member 289 u8 i, acr = 0, csr = 0, mr0 = 0; in sccnxp_set_baud() local 299 csr = baud_std[i].csr; in sccnxp_set_baud() 314 sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr); in sccnxp_set_baud()
|
D | dz.c | 811 unsigned short csr, tcr, trdy, mask; in dz_console_putchar() local 815 csr = dz_in(dport, DZ_CSR); in dz_console_putchar() 816 dz_out(dport, DZ_CSR, csr & ~DZ_TIE); in dz_console_putchar() 841 dz_out(dport, DZ_CSR, csr); in dz_console_putchar()
|
/linux-4.1.27/drivers/video/fbdev/via/ |
D | via-core.c | 167 int csr; in viafb_dma_irq() local 171 csr = viafb_mmio_read(VDMA_CSR0); in viafb_dma_irq() 172 if (csr & VDMA_C_DONE) { in viafb_dma_irq() 233 int csr; 253 csr = viafb_mmio_read(VDMA_CSR0);
|
/linux-4.1.27/drivers/net/wan/lmc/ |
D | lmc_main.c | 1241 u32 csr; in lmc_interrupt() local 1256 csr = LMC_CSR_READ (sc, csr_status); in lmc_interrupt() 1261 if ( ! (csr & sc->lmc_intrmask)) { in lmc_interrupt() 1265 firstcsr = csr; in lmc_interrupt() 1268 while (csr & sc->lmc_intrmask) { in lmc_interrupt() 1274 LMC_CSR_WRITE (sc, csr_status, csr); in lmc_interrupt() 1289 if (csr & TULIP_STS_ABNRMLINTR){ in lmc_interrupt() 1294 if (csr & TULIP_STS_RXINTR){ in lmc_interrupt() 1299 if (csr & (TULIP_STS_TXINTR | TULIP_STS_TXNOBUF | TULIP_STS_TXSTOPPED)) { in lmc_interrupt() 1377 if (csr & TULIP_STS_SYSERROR) { in lmc_interrupt() [all …]
|
D | lmc_var.h | 44 #define LMC_CSR_READ(sc, csr) \ argument 45 inl((sc)->lmc_csrs.csr)
|
/linux-4.1.27/arch/alpha/include/asm/ |
D | core_wildfire.h | 36 volatile unsigned long csr __attribute__((aligned(64))); member 40 volatile unsigned long csr __attribute__((aligned(256))); member 44 volatile unsigned long csr __attribute__((aligned(2048))); member
|
D | core_marvel.h | 29 volatile unsigned long csr __attribute__((aligned(16))); member 64 #define EV7_CSR_OFFSET(name) ((unsigned long)&((ev7_csrs *)NULL)->name.csr) 70 volatile unsigned long csr __attribute__((aligned(64))); member
|
D | core_tsunami.h | 30 volatile unsigned long csr __attribute__((aligned(64))); member
|
D | core_titan.h | 31 volatile unsigned long csr __attribute__((aligned(64))); member
|
D | core_apecs.h | 341 unsigned long csr; /* D-stream fault info. */ member
|
/linux-4.1.27/Documentation/devicetree/bindings/pci/ |
D | xgene-pci.txt | 10 "csr": controller configuration registers. 39 reg-names = "csr", "cfg";
|
/linux-4.1.27/drivers/clk/ |
D | clk-xgene.c | 45 static inline u32 xgene_clk_read(void *csr) in xgene_clk_read() argument 47 return readl_relaxed(csr); in xgene_clk_read() 50 static inline void xgene_clk_write(u32 data, void *csr) in xgene_clk_write() argument 52 return writel_relaxed(data, csr); in xgene_clk_write()
|
/linux-4.1.27/drivers/ata/ |
D | ahci_xgene.c | 673 void __iomem *csr = devm_ioremap_resource(dev, res); in xgene_ahci_probe() local 674 if (IS_ERR(csr)) in xgene_ahci_probe() 675 return PTR_ERR(csr); in xgene_ahci_probe() 677 ctx->csr_mux = csr; in xgene_ahci_probe()
|
/linux-4.1.27/arch/arm/boot/dts/ |
D | bcm59056.dtsi | 53 csr_reg: csr {
|
/linux-4.1.27/Documentation/devicetree/bindings/mfd/ |
D | brcm,bcm59056.txt | 22 csr, iosr1, iosr2, msr, sdsr1, sdsr2, vsr,
|
/linux-4.1.27/Documentation/devicetree/bindings/dma/ |
D | apm-xgene-dma.txt | 29 reg-names = "csr-reg";
|
/linux-4.1.27/arch/mips/include/asm/ |
D | msa.h | 153 __BUILD_MSA_CTL_REG(csr, 1)
|
/linux-4.1.27/drivers/hsi/controllers/ |
D | omap_ssi.c | 208 u32 csr; in ssi_gdd_complete() local 227 csr = readw(omap_ssi->gdd + SSI_GDD_CSR_REG(lch)); in ssi_gdd_complete() 232 if (csr & SSI_CSR_TOUR) { /* Timeout error */ in ssi_gdd_complete()
|
/linux-4.1.27/drivers/video/fbdev/ |
D | leo.c | 112 u32 csr; member 133 u32 csr; member 235 val = sbus_readl(&par->lc_ss0_usr->csr); in leo_switch_from_graph()
|
/linux-4.1.27/drivers/tty/ipwireless/ |
D | hardware.c | 538 unsigned short csr = readw(&hw->memregs_CCR->reg_config_and_status); in ipw_setup_hardware() local 540 csr |= 1; in ipw_setup_hardware() 541 writew(csr, &hw->memregs_CCR->reg_config_and_status); in ipw_setup_hardware() 1095 unsigned short csr = readw(&hw->memregs_CCR->reg_config_and_status); in acknowledge_pcmcia_interrupt() local 1097 csr &= 0xfffd; in acknowledge_pcmcia_interrupt() 1098 writew(csr, &hw->memregs_CCR->reg_config_and_status); in acknowledge_pcmcia_interrupt()
|
/linux-4.1.27/arch/x86/kernel/ |
D | pci-calgary_64.c | 833 u32 csr, plssr; in calgary_dump_error_regs() local 836 csr = be32_to_cpu(readl(target)); in calgary_dump_error_regs() 843 tbl->it_busno, csr, plssr); in calgary_dump_error_regs() 849 u32 csr, csmr, plssr, mck, rcstat; in calioc2_dump_error_regs() local 858 csr = be32_to_cpu(readl(target)); in calioc2_dump_error_regs() 872 csr, plssr, csmr, mck); in calioc2_dump_error_regs()
|
/linux-4.1.27/arch/mips/include/asm/txx9/ |
D | tx4939.h | 112 struct tx4939_le_reg csr; member 165 struct tx4939_le_reg csr; member
|
D | tx3927.h | 45 volatile unsigned long csr; member
|
/linux-4.1.27/drivers/regulator/ |
D | bcm590xx-regulator.c | 186 BCM590XX_REG_RANGES(csr, dcdc_csr_ranges), 299 BCM590XX_MATCH(csr, CSR),
|
/linux-4.1.27/arch/c6x/include/uapi/asm/ |
D | ptrace.h | 122 REG_PAIR(pc, csr);
|
/linux-4.1.27/drivers/scsi/be2iscsi/ |
D | be.h | 121 u8 __iomem *csr; member
|
D | be_main.c | 629 phba->ctrl.csr = addr; in beiscsi_map_pci_bars() 937 isr = ioread32(ctrl->csr + CEV_ISR0_OFFSET + in be_isr()
|
/linux-4.1.27/drivers/crypto/ux500/hash/ |
D | hash_alg.h | 234 u32 csr[52]; member
|
D | hash_core.c | 1179 writel_relaxed(device_state->csr[count], in hash_resume_state() 1232 device_state->csr[count] = in hash_save_state()
|
/linux-4.1.27/drivers/pci/ |
D | pci.c | 3231 u16 csr; in pci_pm_reset() local 3236 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr); in pci_pm_reset() 3237 if (csr & PCI_PM_CTRL_NO_SOFT_RESET) in pci_pm_reset() 3246 csr &= ~PCI_PM_CTRL_STATE_MASK; in pci_pm_reset() 3247 csr |= PCI_D3hot; in pci_pm_reset() 3248 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); in pci_pm_reset() 3251 csr &= ~PCI_PM_CTRL_STATE_MASK; in pci_pm_reset() 3252 csr |= PCI_D0; in pci_pm_reset() 3253 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); in pci_pm_reset()
|
D | quirks.c | 1946 u8 __iomem *csr; in quirk_e100_interrupt() local 1992 csr = ioremap(pci_resource_start(dev, 0), 8); in quirk_e100_interrupt() 1993 if (!csr) { in quirk_e100_interrupt() 1998 cmd_hi = readb(csr + 3); in quirk_e100_interrupt() 2001 writeb(1, csr + 3); in quirk_e100_interrupt() 2004 iounmap(csr); in quirk_e100_interrupt()
|
/linux-4.1.27/arch/mips/include/asm/octeon/ |
D | cvmx-pko-defs.h | 1645 uint64_t csr:1; member 1673 uint64_t csr:1; 1680 uint64_t csr:1; member 1710 uint64_t csr:1; 1727 uint64_t csr:1; member 1763 uint64_t csr:1; 1771 uint64_t csr:1; member 1807 uint64_t csr:1;
|
D | cvmx-sli-defs.h | 3303 uint64_t csr:39; member 3305 uint64_t csr:39;
|
D | cvmx-npei-defs.h | 4050 uint64_t csr:39; member 4052 uint64_t csr:39;
|
/linux-4.1.27/drivers/firewire/ |
D | ohci.c | 1526 struct fw_packet *packet, u32 csr) in handle_local_rom() argument 1537 i = csr - CSR_CONFIG_ROM; in handle_local_rom() 1553 struct fw_packet *packet, u32 csr) in handle_local_lock() argument 1578 sel = (csr - CSR_BUS_MANAGER_ID) / 4; in handle_local_lock() 1602 u64 offset, csr; in handle_local_request() local 1613 csr = offset - CSR_REGISTER_BASE; in handle_local_request() 1616 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END) in handle_local_request() 1617 handle_local_rom(ctx->ohci, packet, csr); in handle_local_request() 1618 else switch (csr) { in handle_local_request() 1623 handle_local_lock(ctx->ohci, packet, csr); in handle_local_request()
|
/linux-4.1.27/drivers/net/wireless/iwlwifi/pcie/ |
D | trans.c | 1963 int csr; in iwl_dbgfs_csr_write() local 1969 if (sscanf(buf, "%d", &csr) != 1) in iwl_dbgfs_csr_write() 1999 DEBUGFS_WRITE_FILE_OPS(csr); 2011 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR); in iwl_trans_pcie_dbgfs_register()
|
/linux-4.1.27/drivers/net/ethernet/sun/ |
D | sungem.c | 2092 u32 csr; in gem_stop_phy() local 2102 csr = WOL_WAKECSR_ENABLE; in gem_stop_phy() 2104 csr |= WOL_WAKECSR_MII; in gem_stop_phy() 2105 writel(csr, gp->regs + WOL_WAKECSR); in gem_stop_phy()
|
/linux-4.1.27/drivers/net/ethernet/emulex/benet/ |
D | be.h | 473 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */ member
|
D | be_main.c | 5197 if (adapter->csr) in be_unmap_pci_bars() 5198 pci_iounmap(adapter->pdev, adapter->csr); in be_unmap_pci_bars() 5235 adapter->csr = pci_iomap(pdev, 2, 0); in be_map_pci_bars() 5236 if (!adapter->csr) in be_map_pci_bars()
|
D | be_cmds.c | 621 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx); in be_POST_stage_get()
|