Searched refs:base (Results 1 - 200 of 5516) sorted by relevance

1234567891011>>

/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/subdev/fb/
H A Dramseq.h5 #define ram_init(s,p) hwsq_init(&(s)->base, (p))
6 #define ram_exec(s,e) hwsq_exec(&(s)->base, (e))
8 #define ram_rd32(s,r) hwsq_rd32(&(s)->base, &(s)->r_##r)
9 #define ram_wr32(s,r,d) hwsq_wr32(&(s)->base, &(s)->r_##r, (d))
10 #define ram_nuke(s,r) hwsq_nuke(&(s)->base, &(s)->r_##r)
11 #define ram_mask(s,r,m,d) hwsq_mask(&(s)->base, &(s)->r_##r, (m), (d))
12 #define ram_setf(s,f,d) hwsq_setf(&(s)->base, (f), (d))
13 #define ram_wait(s,f,d) hwsq_wait(&(s)->base, (f), (d))
14 #define ram_nsec(s,n) hwsq_nsec(&(s)->base, (n))
H A Dg84.c28 .base.base.handle = NV_SUBDEV(FB, 0x84),
29 .base.base.ofuncs = &(struct nvkm_ofuncs) {
35 .base.memtype = nv50_fb_memtype_valid,
36 .base.ram = &nv50_ram_oclass,
38 }.base.base;
H A Dgt215.c28 .base.base.handle = NV_SUBDEV(FB, 0xa3),
29 .base.base.ofuncs = &(struct nvkm_ofuncs) {
35 .base.memtype = nv50_fb_memtype_valid,
36 .base.ram = &gt215_ram_oclass,
38 }.base.base;
H A Dmcp77.c28 .base.base.handle = NV_SUBDEV(FB, 0xaa),
29 .base.base.ofuncs = &(struct nvkm_ofuncs) {
35 .base.memtype = nv50_fb_memtype_valid,
36 .base.ram = &mcp77_ram_oclass,
38 }.base.base;
H A Dmcp89.c28 .base.base.handle = NV_SUBDEV(FB, 0xaf),
29 .base.base.ofuncs = &(struct nvkm_ofuncs) {
35 .base.memtype = nv50_fb_memtype_valid,
36 .base.ram = &mcp77_ram_oclass,
38 }.base.base;
H A Dnv1a.c30 .base.base.handle = NV_SUBDEV(FB, 0x1a),
31 .base.base.ofuncs = &(struct nvkm_ofuncs) {
37 .base.memtype = nv04_fb_memtype_valid,
38 .base.ram = &nv1a_ram_oclass,
43 }.base.base;
H A Dnv47.c30 .base.base.handle = NV_SUBDEV(FB, 0x47),
31 .base.base.ofuncs = &(struct nvkm_ofuncs) {
37 .base.memtype = nv04_fb_memtype_valid,
38 .base.ram = &nv41_ram_oclass,
44 }.base.base;
H A Dnv49.c30 .base.base.handle = NV_SUBDEV(FB, 0x49),
31 .base.base.ofuncs = &(struct nvkm_ofuncs) {
37 .base.memtype = nv04_fb_memtype_valid,
38 .base.ram = &nv49_ram_oclass,
44 }.base.base;
H A Dnv4e.c30 .base.base.handle = NV_SUBDEV(FB, 0x4e),
31 .base.base.ofuncs = &(struct nvkm_ofuncs) {
37 .base.memtype = nv04_fb_memtype_valid,
38 .base.ram = &nv4e_ram_oclass,
43 }.base.base;
H A Dnv04.c42 ret = nvkm_fb_init(&priv->base); nv04_fb_init()
68 priv->base.tile.regions = impl->tile.regions; nv04_fb_ctor()
69 priv->base.tile.init = impl->tile.init; nv04_fb_ctor()
70 priv->base.tile.comp = impl->tile.comp; nv04_fb_ctor()
71 priv->base.tile.fini = impl->tile.fini; nv04_fb_ctor()
72 priv->base.tile.prog = impl->tile.prog; nv04_fb_ctor()
78 .base.base.handle = NV_SUBDEV(FB, 0x04),
79 .base.base.ofuncs = &(struct nvkm_ofuncs) {
85 .base.memtype = nv04_fb_memtype_valid,
86 .base.ram = &nv04_ram_oclass,
87 }.base.base;
H A Dnv40.c51 ret = nvkm_fb_init(&priv->base); nv40_fb_init()
61 .base.base.handle = NV_SUBDEV(FB, 0x40),
62 .base.base.ofuncs = &(struct nvkm_ofuncs) {
68 .base.memtype = nv04_fb_memtype_valid,
69 .base.ram = &nv40_ram_oclass,
75 }.base.base;
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/subdev/clk/
H A Dseq.h5 #define clk_init(s,p) hwsq_init(&(s)->base, (p))
6 #define clk_exec(s,e) hwsq_exec(&(s)->base, (e))
8 #define clk_rd32(s,r) hwsq_rd32(&(s)->base, &(s)->r_##r)
9 #define clk_wr32(s,r,d) hwsq_wr32(&(s)->base, &(s)->r_##r, (d))
10 #define clk_mask(s,r,m,d) hwsq_mask(&(s)->base, &(s)->r_##r, (m), (d))
11 #define clk_setf(s,f,d) hwsq_setf(&(s)->base, (f), (d))
12 #define clk_wait(s,f,d) hwsq_wait(&(s)->base, (f), (d))
13 #define clk_nsec(s,n) hwsq_nsec(&(s)->base, (n))
H A Dnv50.h7 struct hwsq base; member in struct:nv50_clk_hwsq
16 struct nvkm_clk base; member in struct:nv50_clk_priv
25 struct nvkm_oclass base; member in struct:nv50_clk_oclass
/linux-4.1.27/drivers/scsi/
H A Dnsp32_io.h12 static inline void nsp32_write1(unsigned int base, nsp32_write1() argument
16 outb(val, (base + index)); nsp32_write1()
19 static inline unsigned char nsp32_read1(unsigned int base, nsp32_read1() argument
22 return inb(base + index); nsp32_read1()
25 static inline void nsp32_write2(unsigned int base, nsp32_write2() argument
29 outw(val, (base + index)); nsp32_write2()
32 static inline unsigned short nsp32_read2(unsigned int base, nsp32_read2() argument
35 return inw(base + index); nsp32_read2()
38 static inline void nsp32_write4(unsigned int base, nsp32_write4() argument
42 outl(val, (base + index)); nsp32_write4()
45 static inline unsigned long nsp32_read4(unsigned int base, nsp32_read4() argument
48 return inl(base + index); nsp32_read4()
53 static inline void nsp32_mmio_write1(unsigned long base, nsp32_mmio_write1() argument
59 ptr = (unsigned char *)(base + NSP32_MMIO_OFFSET + index); nsp32_mmio_write1()
64 static inline unsigned char nsp32_mmio_read1(unsigned long base, nsp32_mmio_read1() argument
69 ptr = (unsigned char *)(base + NSP32_MMIO_OFFSET + index); nsp32_mmio_read1()
74 static inline void nsp32_mmio_write2(unsigned long base, nsp32_mmio_write2() argument
80 ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + index); nsp32_mmio_write2()
85 static inline unsigned short nsp32_mmio_read2(unsigned long base, nsp32_mmio_read2() argument
90 ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + index); nsp32_mmio_read2()
95 static inline void nsp32_mmio_write4(unsigned long base, nsp32_mmio_write4() argument
101 ptr = (unsigned long *)(base + NSP32_MMIO_OFFSET + index); nsp32_mmio_write4()
106 static inline unsigned long nsp32_mmio_read4(unsigned long base, nsp32_mmio_read4() argument
111 ptr = (unsigned long *)(base + NSP32_MMIO_OFFSET + index); nsp32_mmio_read4()
118 static inline unsigned char nsp32_index_read1(unsigned int base, nsp32_index_read1() argument
121 outb(reg, base + INDEX_REG); nsp32_index_read1()
122 return inb(base + DATA_REG_LOW); nsp32_index_read1()
125 static inline void nsp32_index_write1(unsigned int base, nsp32_index_write1() argument
129 outb(reg, base + INDEX_REG ); nsp32_index_write1()
130 outb(val, base + DATA_REG_LOW); nsp32_index_write1()
133 static inline unsigned short nsp32_index_read2(unsigned int base, nsp32_index_read2() argument
136 outb(reg, base + INDEX_REG); nsp32_index_read2()
137 return inw(base + DATA_REG_LOW); nsp32_index_read2()
140 static inline void nsp32_index_write2(unsigned int base, nsp32_index_write2() argument
144 outb(reg, base + INDEX_REG ); nsp32_index_write2()
145 outw(val, base + DATA_REG_LOW); nsp32_index_write2()
148 static inline unsigned long nsp32_index_read4(unsigned int base, nsp32_index_read4() argument
153 outb(reg, base + INDEX_REG); nsp32_index_read4()
154 l = inw(base + DATA_REG_LOW); nsp32_index_read4()
155 h = inw(base + DATA_REG_HI ); nsp32_index_read4()
160 static inline void nsp32_index_write4(unsigned int base, nsp32_index_write4() argument
169 outb(reg, base + INDEX_REG ); nsp32_index_write4()
170 outw(l, base + DATA_REG_LOW); nsp32_index_write4()
171 outw(h, base + DATA_REG_HI ); nsp32_index_write4()
176 static inline unsigned char nsp32_mmio_index_read1(unsigned long base, nsp32_mmio_index_read1() argument
181 index_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + INDEX_REG); nsp32_mmio_index_read1()
182 data_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + DATA_REG_LOW); nsp32_mmio_index_read1()
188 static inline void nsp32_mmio_index_write1(unsigned long base, nsp32_mmio_index_write1() argument
194 index_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + INDEX_REG); nsp32_mmio_index_write1()
195 data_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + DATA_REG_LOW); nsp32_mmio_index_write1()
201 static inline unsigned short nsp32_mmio_index_read2(unsigned long base, nsp32_mmio_index_read2() argument
206 index_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + INDEX_REG); nsp32_mmio_index_read2()
207 data_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + DATA_REG_LOW); nsp32_mmio_index_read2()
213 static inline void nsp32_mmio_index_write2(unsigned long base, nsp32_mmio_index_write2() argument
219 index_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + INDEX_REG); nsp32_mmio_index_write2()
220 data_ptr = (unsigned short *)(base + NSP32_MMIO_OFFSET + DATA_REG_LOW); nsp32_mmio_index_write2()
228 static inline void nsp32_multi_read4(unsigned int base, nsp32_multi_read4() argument
233 insl(base + reg, buf, count); nsp32_multi_read4()
236 static inline void nsp32_fifo_read(unsigned int base, nsp32_fifo_read() argument
240 nsp32_multi_read4(base, FIFO_DATA_LOW, buf, count); nsp32_fifo_read()
243 static inline void nsp32_multi_write4(unsigned int base, nsp32_multi_write4() argument
248 outsl(base + reg, buf, count); nsp32_multi_write4()
251 static inline void nsp32_fifo_write(unsigned int base, nsp32_fifo_write() argument
255 nsp32_multi_write4(base, FIFO_DATA_LOW, buf, count); nsp32_fifo_write()
H A Daha1740.h18 #define HID0(base) (base + 0x0)
19 #define HID1(base) (base + 0x1)
20 #define HID2(base) (base + 0x2)
21 #define HID3(base) (base + 0x3)
22 #define EBCNTRL(base) (base + 0x4)
23 #define PORTADR(base) (base + 0x40)
24 #define BIOSADR(base) (base + 0x41)
25 #define INTDEF(base) (base + 0x42)
26 #define SCSIDEF(base) (base + 0x43)
27 #define BUSDEF(base) (base + 0x44)
28 #define RESV0(base) (base + 0x45)
29 #define RESV1(base) (base + 0x46)
30 #define RESV2(base) (base + 0x47)
38 #define G2INTST(base) (base + 0x56)
39 #define G2STAT(base) (base + 0x57)
40 #define MBOXIN0(base) (base + 0x58)
41 #define MBOXIN1(base) (base + 0x59)
42 #define MBOXIN2(base) (base + 0x5a)
43 #define MBOXIN3(base) (base + 0x5b)
44 #define G2STAT2(base) (base + 0x5c)
62 #define MBOXOUT0(base) (base + 0x50)
63 #define MBOXOUT1(base) (base + 0x51)
64 #define MBOXOUT2(base) (base + 0x52)
65 #define MBOXOUT3(base) (base + 0x53)
66 #define ATTN(base) (base + 0x54)
67 #define G2CNTRL(base) (base + 0x55)
H A Dsym53c416.c213 int base; member in struct:__anon9649
232 static void sym53c416_set_transfer_counter(int base, unsigned int len) sym53c416_set_transfer_counter() argument
235 outb(len & 0x0000FF, base + TC_LOW); sym53c416_set_transfer_counter()
236 outb((len & 0x00FF00) >> 8, base + TC_MID); sym53c416_set_transfer_counter()
237 outb((len & 0xFF0000) >> 16, base + TC_HIGH); sym53c416_set_transfer_counter()
243 static __inline__ unsigned int sym53c416_read(int base, unsigned char *buffer, unsigned int len) sym53c416_read() argument
255 bytes_left = inb(base + PIO_FIFO_CNT); /* Number of bytes in the PIO FIFO */ sym53c416_read()
258 insl(base + PIO_FIFO_1, buffer, bytes_left >> 2); sym53c416_read()
266 *(buffer++) = inb(base + PIO_FIFO_1); sym53c416_read()
272 while(time_before(jiffies, i) && (inb(base + PIO_INT_REG) & EMPTY) && timeout) sym53c416_read()
273 if(inb(base + PIO_INT_REG) & SCI) sym53c416_read()
276 if(inb(base + PIO_INT_REG) & EMPTY) sym53c416_read()
285 static __inline__ unsigned int sym53c416_write(int base, unsigned char *buffer, unsigned int len) sym53c416_write() argument
297 bufferfree = PIO_SIZE - inb(base + PIO_FIFO_CNT); sym53c416_write()
302 outsl(base + PIO_FIFO_1, buffer, bufferfree >> 2); sym53c416_write()
310 outb(*(buffer++), base + PIO_FIFO_1); sym53c416_write()
316 while(time_before(jiffies, i) && (inb(base + PIO_INT_REG) & FULL) && timeout) sym53c416_write()
319 if(inb(base + PIO_INT_REG) & FULL) sym53c416_write()
330 int base = dev->io_port; sym53c416_intr_handle() local
338 status_reg = inb(base + STATUS_REG); sym53c416_intr_handle()
339 pio_int_reg = inb(base + PIO_INT_REG); sym53c416_intr_handle()
340 int_reg = inb(base + INT_REG); sym53c416_intr_handle()
356 printk(KERN_WARNING "sym53c416: Illegal Command: 0x%02x.\n", inb(base + COMMAND_REG)); sym53c416_intr_handle()
415 outb(FLUSH_FIFO, base + COMMAND_REG); sym53c416_intr_handle()
416 sym53c416_set_transfer_counter(base, sym53c416_intr_handle()
418 outb(TRANSFER_INFORMATION | PIO_MODE, base + COMMAND_REG); sym53c416_intr_handle()
422 tot_trans += sym53c416_write(base, scsi_for_each_sg()
437 outb(FLUSH_FIFO, base + COMMAND_REG);
438 sym53c416_set_transfer_counter(base,
441 outb(TRANSFER_INFORMATION | PIO_MODE, base + COMMAND_REG);
445 tot_trans += sym53c416_read(base, scsi_for_each_sg()
465 outb(FLUSH_FIFO, base + COMMAND_REG);
466 outb(INIT_COMM_COMPLETE_SEQ, base + COMMAND_REG);
480 outb(SET_ATN, base + COMMAND_REG);
481 outb(MSG_ACCEPTED, base + COMMAND_REG);
488 current_command->SCp.Status = inb(base + SCSI_FIFO);
489 current_command->SCp.Message = inb(base + SCSI_FIFO);
491 outb(SET_ATN, base + COMMAND_REG);
492 outb(MSG_ACCEPTED, base + COMMAND_REG);
500 static void sym53c416_init(int base, int scsi_id) sym53c416_init() argument
502 outb(RESET_CHIP, base + COMMAND_REG); sym53c416_init()
503 outb(NOOP, base + COMMAND_REG); sym53c416_init()
504 outb(0x99, base + TOM); /* Time out of 250 ms */ sym53c416_init()
505 outb(0x05, base + STP); sym53c416_init()
506 outb(0x00, base + SYNC_OFFSET); sym53c416_init()
507 outb(EPC | scsi_id, base + CONF_REG_1); sym53c416_init()
508 outb(FE | SCSI2 | TBPA, base + CONF_REG_2); sym53c416_init()
509 outb(IDMRC | QTE | CDB10 | FSCSI | FCLK, base + CONF_REG_3); sym53c416_init()
510 outb(0x83 | EAN, base + CONF_REG_4); sym53c416_init()
511 outb(IE | WSE0, base + CONF_REG_5); sym53c416_init()
512 outb(0, base + FEATURE_EN); sym53c416_init()
515 static int sym53c416_probeirq(int base, int scsi_id) sym53c416_probeirq() argument
521 inb(base + INT_REG); sym53c416_probeirq()
525 sym53c416_init(base, scsi_id); sym53c416_probeirq()
527 outb(NOOP, base + COMMAND_REG); sym53c416_probeirq()
528 outb(ILLEGAL, base + COMMAND_REG); sym53c416_probeirq()
529 outb(0x07, base + DEST_BUS_ID); sym53c416_probeirq()
530 outb(0x00, base + DEST_BUS_ID); sym53c416_probeirq()
533 while(time_before(jiffies, i) && !(inb(base + STATUS_REG) & SCI)) sym53c416_probeirq()
539 sym53c416_init(base, scsi_id); sym53c416_probeirq()
543 /* Setup: sym53c416=base,irq */ sym53c416_setup()
556 printk(KERN_ERR "sym53c416: usage: sym53c416=<base>[,<irq>]\n"); sym53c416_setup()
560 if(hosts[i].base == ints[1]) sym53c416_setup()
564 hosts[host_index].base = ints[1]; sym53c416_setup()
570 static int sym53c416_test(int base) sym53c416_test() argument
572 outb(RESET_CHIP, base + COMMAND_REG); sym53c416_test()
573 outb(NOOP, base + COMMAND_REG); sym53c416_test()
574 if(inb(base + COMMAND_REG) != NOOP) sym53c416_test()
576 if(!inb(base + TC_HIGH) || inb(base + TC_HIGH) == 0xFF) sym53c416_test()
578 if((inb(base + PIO_INT_REG) & (FULL | EMPTY | CE | OUE | FIE | EIE)) != EMPTY) sym53c416_test()
596 int *base = probeaddrs; sym53c416_probe() local
600 for(; *base; base++) { sym53c416_probe()
601 if (request_region(*base, IO_RANGE, ID)) { sym53c416_probe()
602 if (sym53c416_test(*base)) { sym53c416_probe()
603 ints[1] = *base; sym53c416_probe()
606 release_region(*base, IO_RANGE); sym53c416_probe()
682 if (!request_region(hosts[i].base, IO_RANGE, ID)) sym53c416_detect()
684 if (!sym53c416_test(hosts[i].base)) { sym53c416_detect()
685 printk(KERN_WARNING "No sym53c416 found at address 0x%03x\n", hosts[i].base); sym53c416_detect()
691 hosts[i].irq = sym53c416_probeirq(hosts[i].base, hosts[i].scsi_id); sym53c416_detect()
703 shpnt->unique_id = hosts[i].base; sym53c416_detect()
704 shpnt->io_port = hosts[i].base; sym53c416_detect()
708 sym53c416_init(hosts[i].base, hosts[i].scsi_id); sym53c416_detect()
716 release_region(hosts[i].base, IO_RANGE); sym53c416_detect()
724 int base = SChost->io_port; sym53c416_info() local
727 int rev = inb(base + TC_HIGH); sym53c416_info()
730 if(hosts[i].base == base) sym53c416_info()
732 sprintf(info, "Symbios Logic 53c416 (rev. %d) at 0x%03x, irq %d, SCSI-ID %d, %s pio", rev, base, irq, scsi_id, (fastpio)? "fast" : "slow"); sym53c416_info()
738 int base; sym53c416_queuecommand_lck() local
742 /* Store base register as we can have more than one controller in the system */ sym53c416_queuecommand_lck()
743 base = SCpnt->device->host->io_port; sym53c416_queuecommand_lck()
751 outb(scmd_id(SCpnt), base + DEST_BUS_ID); /* Set scsi id target */ sym53c416_queuecommand_lck()
752 outb(FLUSH_FIFO, base + COMMAND_REG); /* Flush SCSI and PIO FIFO's */ sym53c416_queuecommand_lck()
755 outb(SCpnt->cmnd[i], base + SCSI_FIFO); sym53c416_queuecommand_lck()
757 outb(SEL_WITHOUT_ATN_SEQ, base + COMMAND_REG); sym53c416_queuecommand_lck()
767 int base; sym53c416_host_reset() local
775 base = SCpnt->device->host->io_port; sym53c416_host_reset()
778 if(hosts[i].base == base) sym53c416_host_reset()
780 outb(RESET_CHIP, base + COMMAND_REG); sym53c416_host_reset()
781 outb(NOOP | PIO_MODE, base + COMMAND_REG); sym53c416_host_reset()
782 outb(RESET_SCSI_BUS, base + COMMAND_REG); sym53c416_host_reset()
783 sym53c416_init(base, scsi_id); sym53c416_host_reset()
/linux-4.1.27/drivers/media/platform/s5p-jpeg/
H A Djpeg-hw-exynos4.c19 void exynos4_jpeg_sw_reset(void __iomem *base) exynos4_jpeg_sw_reset() argument
23 reg = readl(base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_sw_reset()
24 writel(reg & ~EXYNOS4_SOFT_RESET_HI, base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_sw_reset()
28 writel(reg | EXYNOS4_SOFT_RESET_HI, base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_sw_reset()
31 void exynos4_jpeg_set_enc_dec_mode(void __iomem *base, unsigned int mode) exynos4_jpeg_set_enc_dec_mode() argument
35 reg = readl(base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_set_enc_dec_mode()
40 base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_set_enc_dec_mode()
44 base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_set_enc_dec_mode()
48 void exynos4_jpeg_set_img_fmt(void __iomem *base, unsigned int img_fmt) exynos4_jpeg_set_img_fmt() argument
52 reg = readl(base + EXYNOS4_IMG_FMT_REG) & exynos4_jpeg_set_img_fmt()
118 writel(reg, base + EXYNOS4_IMG_FMT_REG); exynos4_jpeg_set_img_fmt()
121 void exynos4_jpeg_set_enc_out_fmt(void __iomem *base, unsigned int out_fmt) exynos4_jpeg_set_enc_out_fmt() argument
125 reg = readl(base + EXYNOS4_IMG_FMT_REG) & exynos4_jpeg_set_enc_out_fmt()
149 writel(reg, base + EXYNOS4_IMG_FMT_REG); exynos4_jpeg_set_enc_out_fmt()
152 void exynos4_jpeg_set_interrupt(void __iomem *base) exynos4_jpeg_set_interrupt() argument
154 writel(EXYNOS4_INT_EN_ALL, base + EXYNOS4_INT_EN_REG); exynos4_jpeg_set_interrupt()
157 unsigned int exynos4_jpeg_get_int_status(void __iomem *base) exynos4_jpeg_get_int_status() argument
161 int_status = readl(base + EXYNOS4_INT_STATUS_REG); exynos4_jpeg_get_int_status()
166 unsigned int exynos4_jpeg_get_fifo_status(void __iomem *base) exynos4_jpeg_get_fifo_status() argument
170 fifo_status = readl(base + EXYNOS4_FIFO_STATUS_REG); exynos4_jpeg_get_fifo_status()
175 void exynos4_jpeg_set_huf_table_enable(void __iomem *base, int value) exynos4_jpeg_set_huf_table_enable() argument
179 reg = readl(base + EXYNOS4_JPEG_CNTL_REG) & ~EXYNOS4_HUF_TBL_EN; exynos4_jpeg_set_huf_table_enable()
183 base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_set_huf_table_enable()
186 base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_set_huf_table_enable()
189 void exynos4_jpeg_set_sys_int_enable(void __iomem *base, int value) exynos4_jpeg_set_sys_int_enable() argument
193 reg = readl(base + EXYNOS4_JPEG_CNTL_REG) & ~(EXYNOS4_SYS_INT_EN); exynos4_jpeg_set_sys_int_enable()
196 writel(reg | EXYNOS4_SYS_INT_EN, base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_set_sys_int_enable()
198 writel(reg & ~EXYNOS4_SYS_INT_EN, base + EXYNOS4_JPEG_CNTL_REG); exynos4_jpeg_set_sys_int_enable()
201 void exynos4_jpeg_set_stream_buf_address(void __iomem *base, exynos4_jpeg_set_stream_buf_address() argument
204 writel(address, base + EXYNOS4_OUT_MEM_BASE_REG); exynos4_jpeg_set_stream_buf_address()
207 void exynos4_jpeg_set_stream_size(void __iomem *base, exynos4_jpeg_set_stream_size() argument
210 writel(0x0, base + EXYNOS4_JPEG_IMG_SIZE_REG); /* clear */ exynos4_jpeg_set_stream_size()
212 base + EXYNOS4_JPEG_IMG_SIZE_REG); exynos4_jpeg_set_stream_size()
215 void exynos4_jpeg_set_frame_buf_address(void __iomem *base, exynos4_jpeg_set_frame_buf_address() argument
218 writel(exynos4_jpeg_addr->y, base + EXYNOS4_IMG_BA_PLANE_1_REG); exynos4_jpeg_set_frame_buf_address()
219 writel(exynos4_jpeg_addr->cb, base + EXYNOS4_IMG_BA_PLANE_2_REG); exynos4_jpeg_set_frame_buf_address()
220 writel(exynos4_jpeg_addr->cr, base + EXYNOS4_IMG_BA_PLANE_3_REG); exynos4_jpeg_set_frame_buf_address()
223 void exynos4_jpeg_set_encode_tbl_select(void __iomem *base, exynos4_jpeg_set_encode_tbl_select() argument
234 writel(reg, base + EXYNOS4_TBL_SEL_REG); exynos4_jpeg_set_encode_tbl_select()
237 void exynos4_jpeg_set_encode_hoff_cnt(void __iomem *base, unsigned int fmt) exynos4_jpeg_set_encode_hoff_cnt() argument
240 writel(0xd2, base + EXYNOS4_HUFF_CNT_REG); exynos4_jpeg_set_encode_hoff_cnt()
242 writel(0x1a2, base + EXYNOS4_HUFF_CNT_REG); exynos4_jpeg_set_encode_hoff_cnt()
245 unsigned int exynos4_jpeg_get_stream_size(void __iomem *base) exynos4_jpeg_get_stream_size() argument
249 size = readl(base + EXYNOS4_BITSTREAM_SIZE_REG); exynos4_jpeg_get_stream_size()
253 void exynos4_jpeg_set_dec_bitstream_size(void __iomem *base, unsigned int size) exynos4_jpeg_set_dec_bitstream_size() argument
255 writel(size, base + EXYNOS4_BITSTREAM_SIZE_REG); exynos4_jpeg_set_dec_bitstream_size()
258 void exynos4_jpeg_get_frame_size(void __iomem *base, exynos4_jpeg_get_frame_size() argument
261 *width = (readl(base + EXYNOS4_DECODE_XY_SIZE_REG) & exynos4_jpeg_get_frame_size()
263 *height = (readl(base + EXYNOS4_DECODE_XY_SIZE_REG) >> 16) & exynos4_jpeg_get_frame_size()
267 unsigned int exynos4_jpeg_get_frame_fmt(void __iomem *base) exynos4_jpeg_get_frame_fmt() argument
269 return readl(base + EXYNOS4_DECODE_IMG_FMT_REG) & exynos4_jpeg_get_frame_fmt()
273 void exynos4_jpeg_set_timer_count(void __iomem *base, unsigned int size) exynos4_jpeg_set_timer_count() argument
275 writel(size, base + EXYNOS4_INT_TIMER_COUNT_REG); exynos4_jpeg_set_timer_count()
H A Djpeg-hw-exynos4.h16 void exynos4_jpeg_sw_reset(void __iomem *base);
17 void exynos4_jpeg_set_enc_dec_mode(void __iomem *base, unsigned int mode);
18 void exynos4_jpeg_set_img_fmt(void __iomem *base, unsigned int img_fmt);
19 void exynos4_jpeg_set_enc_out_fmt(void __iomem *base, unsigned int out_fmt);
20 void exynos4_jpeg_set_enc_tbl(void __iomem *base);
21 void exynos4_jpeg_set_interrupt(void __iomem *base);
22 unsigned int exynos4_jpeg_get_int_status(void __iomem *base);
23 void exynos4_jpeg_set_huf_table_enable(void __iomem *base, int value);
24 void exynos4_jpeg_set_sys_int_enable(void __iomem *base, int value);
25 void exynos4_jpeg_set_stream_buf_address(void __iomem *base,
27 void exynos4_jpeg_set_stream_size(void __iomem *base,
29 void exynos4_jpeg_set_frame_buf_address(void __iomem *base,
31 void exynos4_jpeg_set_encode_tbl_select(void __iomem *base,
33 void exynos4_jpeg_set_encode_hoff_cnt(void __iomem *base, unsigned int fmt);
34 void exynos4_jpeg_set_dec_bitstream_size(void __iomem *base, unsigned int size);
35 unsigned int exynos4_jpeg_get_stream_size(void __iomem *base);
36 void exynos4_jpeg_get_frame_size(void __iomem *base,
38 unsigned int exynos4_jpeg_get_frame_fmt(void __iomem *base);
39 unsigned int exynos4_jpeg_get_fifo_status(void __iomem *base);
40 void exynos4_jpeg_set_timer_count(void __iomem *base, unsigned int size);
/linux-4.1.27/arch/arm/include/asm/
H A Dvfpmacros.h20 .macro VFPFLDMIA, base, tmp variable
22 LDC p11, cr0, [\base],#33*4 @ FLDMIAX \base!, {d0-d15} variable
24 LDC p11, cr0, [\base],#32*4 @ FLDMIAD \base!, {d0-d15}
31 ldcnel p11, cr0, [\base],#32*4 @ FLDMIAD \base!, {d16-d31} variable
32 addeq \base, \base, #32*4 @ step over unused register space variable
37 ldceql p11, cr0, [\base],#32*4 @ FLDMIAD \base!, {d16-d31}
38 addne \base, \base, #32*4 @ step over unused register space
44 .macro VFPFSTMIA, base, tmp variable
46 STC p11, cr0, [\base],#33*4 @ FSTMIAX \base!, {d0-d15} variable
48 STC p11, cr0, [\base],#32*4 @ FSTMIAD \base!, {d0-d15}
55 stcnel p11, cr0, [\base],#32*4 @ FSTMIAD \base!, {d16-d31} variable
56 addeq \base, \base, #32*4 @ step over unused register space variable
61 stceql p11, cr0, [\base],#32*4 @ FSTMIAD \base!, {d16-d31}
62 addne \base, \base, #32*4 @ step over unused register space
H A Ddma-contiguous.h9 void dma_contiguous_early_fixup(phys_addr_t base, unsigned long size);
H A Dcti.h41 * @base: mapped virtual address for the cti base
49 void __iomem *base; member in struct:cti
57 * @base: mapped virtual address for the cti base
63 * @base, @irq and @trig_out to cti.
66 void __iomem *base, int irq, int trig_out) cti_init()
68 cti->base = base; cti_init()
86 void __iomem *base = cti->base; cti_map_trigger() local
89 val = __raw_readl(base + CTIINEN + trig_in * 4); cti_map_trigger()
91 __raw_writel(val, base + CTIINEN + trig_in * 4); cti_map_trigger()
93 val = __raw_readl(base + CTIOUTEN + trig_out * 4); cti_map_trigger()
95 __raw_writel(val, base + CTIOUTEN + trig_out * 4); cti_map_trigger()
106 __raw_writel(0x1, cti->base + CTICONTROL); cti_enable()
117 __raw_writel(0, cti->base + CTICONTROL); cti_disable()
128 void __iomem *base = cti->base; cti_irq_ack() local
131 val = __raw_readl(base + CTIINTACK); cti_irq_ack()
133 __raw_writel(val, base + CTIINTACK); cti_irq_ack()
145 __raw_writel(CS_LAR_KEY, cti->base + LOCKACCESS); cti_unlock()
157 __raw_writel(~CS_LAR_KEY, cti->base + LOCKACCESS); cti_lock()
65 cti_init(struct cti *cti, void __iomem *base, int irq, int trig_out) cti_init() argument
/linux-4.1.27/drivers/video/fbdev/omap2/dss/
H A Dhdmi5_core.c52 void __iomem *base = core->base; hdmi_core_ddc_init() local
67 REG_FLD_MOD(base, HDMI_CORE_I2CM_SOFTRSTZ, 0, 0, 0); hdmi_core_ddc_init()
68 if (hdmi_wait_for_bit_change(base, HDMI_CORE_I2CM_SOFTRSTZ, hdmi_core_ddc_init()
73 REG_FLD_MOD(base, HDMI_CORE_I2CM_DIV, 0, 3, 3); hdmi_core_ddc_init()
77 REG_FLD_MOD(base, HDMI_CORE_I2CM_SS_SCL_HCNT_1_ADDR, hdmi_core_ddc_init()
79 REG_FLD_MOD(base, HDMI_CORE_I2CM_SS_SCL_HCNT_0_ADDR, hdmi_core_ddc_init()
84 REG_FLD_MOD(base, HDMI_CORE_I2CM_SS_SCL_LCNT_1_ADDR, hdmi_core_ddc_init()
86 REG_FLD_MOD(base, HDMI_CORE_I2CM_SS_SCL_LCNT_0_ADDR, hdmi_core_ddc_init()
91 REG_FLD_MOD(base, HDMI_CORE_I2CM_FS_SCL_HCNT_1_ADDR, hdmi_core_ddc_init()
93 REG_FLD_MOD(base, HDMI_CORE_I2CM_FS_SCL_HCNT_0_ADDR, hdmi_core_ddc_init()
98 REG_FLD_MOD(base, HDMI_CORE_I2CM_FS_SCL_LCNT_1_ADDR, hdmi_core_ddc_init()
100 REG_FLD_MOD(base, HDMI_CORE_I2CM_FS_SCL_LCNT_0_ADDR, hdmi_core_ddc_init()
105 REG_FLD_MOD(base, HDMI_CORE_I2CM_SDA_HOLD_ADDR, v & 0xff, 7, 0); hdmi_core_ddc_init()
107 REG_FLD_MOD(base, HDMI_CORE_I2CM_SLAVE, 0x50, 6, 0); hdmi_core_ddc_init()
108 REG_FLD_MOD(base, HDMI_CORE_I2CM_SEGADDR, 0x30, 6, 0); hdmi_core_ddc_init()
111 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x1, 7, 7); hdmi_core_ddc_init()
114 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x0, 6, 6); hdmi_core_ddc_init()
117 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x1, 3, 3); hdmi_core_ddc_init()
120 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x0, 2, 2); hdmi_core_ddc_init()
123 REG_FLD_MOD(base, HDMI_CORE_I2CM_INT, 0x1, 3, 3); hdmi_core_ddc_init()
126 REG_FLD_MOD(base, HDMI_CORE_I2CM_INT, 0x0, 2, 2); hdmi_core_ddc_init()
131 void __iomem *base = core->base; hdmi_core_ddc_uninit() local
134 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x1, 6, 6); hdmi_core_ddc_uninit()
135 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x1, 2, 2); hdmi_core_ddc_uninit()
136 REG_FLD_MOD(base, HDMI_CORE_I2CM_INT, 0x1, 2, 2); hdmi_core_ddc_uninit()
141 void __iomem *base = core->base; hdmi_core_ddc_edid() local
148 REG_FLD_MOD(base, HDMI_CORE_I2CM_SEGPTR, seg_ptr, 7, 0); hdmi_core_ddc_edid()
158 REG_FLD_MOD(base, HDMI_CORE_IH_I2CM_STAT0, 0x3, 1, 0); hdmi_core_ddc_edid()
160 REG_FLD_MOD(base, HDMI_CORE_I2CM_ADDRESS, hdmi_core_ddc_edid()
164 REG_FLD_MOD(base, HDMI_CORE_I2CM_OPERATION, 1, 1, 1); hdmi_core_ddc_edid()
166 REG_FLD_MOD(base, HDMI_CORE_I2CM_OPERATION, 1, 0, 0); hdmi_core_ddc_edid()
171 stat = REG_GET(base, HDMI_CORE_IH_I2CM_STAT0, 1, 0); hdmi_core_ddc_edid()
191 pedid[cur_addr] = REG_GET(base, HDMI_CORE_I2CM_DATAI, 7, 0); hdmi_core_ddc_edid()
234 hdmi_read_reg(core->base, r)) hdmi5_core_dump()
320 void __iomem *base = core->base; hdmi_core_video_config() local
330 r = hdmi_read_reg(base, HDMI_CORE_FC_INVIDCONF); hdmi_core_video_config()
336 hdmi_write_reg(base, HDMI_CORE_FC_INVIDCONF, r); hdmi_core_video_config()
339 REG_FLD_MOD(base, HDMI_CORE_FC_INHACTIV1, hdmi_core_video_config()
341 REG_FLD_MOD(base, HDMI_CORE_FC_INHACTIV0, hdmi_core_video_config()
345 REG_FLD_MOD(base, HDMI_CORE_FC_INVACTIV1, hdmi_core_video_config()
347 REG_FLD_MOD(base, HDMI_CORE_FC_INVACTIV0, hdmi_core_video_config()
351 REG_FLD_MOD(base, HDMI_CORE_FC_INHBLANK1, cfg->hblank >> 8, 4, 0); hdmi_core_video_config()
352 REG_FLD_MOD(base, HDMI_CORE_FC_INHBLANK0, cfg->hblank & 0xFF, 7, 0); hdmi_core_video_config()
355 REG_FLD_MOD(base, HDMI_CORE_FC_INVBLANK, cfg->vblank, 7, 0); hdmi_core_video_config()
358 REG_FLD_MOD(base, HDMI_CORE_FC_HSYNCINDELAY1, hdmi_core_video_config()
360 REG_FLD_MOD(base, HDMI_CORE_FC_HSYNCINDELAY0, hdmi_core_video_config()
364 REG_FLD_MOD(base, HDMI_CORE_FC_VSYNCINDELAY, hdmi_core_video_config()
368 REG_FLD_MOD(base, HDMI_CORE_FC_HSYNCINWIDTH1, hdmi_core_video_config()
370 REG_FLD_MOD(base, HDMI_CORE_FC_HSYNCINWIDTH0, hdmi_core_video_config()
374 REG_FLD_MOD(base, HDMI_CORE_FC_VSYNCINWIDTH, hdmi_core_video_config()
378 REG_FLD_MOD(base, HDMI_CORE_FC_INVIDCONF, hdmi_core_video_config()
384 void __iomem *base = core->base; hdmi_core_config_video_packetizer() local
388 REG_FLD_MOD(base, HDMI_CORE_VP_PR_CD, clr_depth, 7, 4); hdmi_core_config_video_packetizer()
390 REG_FLD_MOD(base, HDMI_CORE_VP_CONF, clr_depth ? 0 : 1, 6, 6); hdmi_core_config_video_packetizer()
392 REG_FLD_MOD(base, HDMI_CORE_VP_CONF, clr_depth ? 1 : 0, 5, 5); hdmi_core_config_video_packetizer()
394 REG_FLD_MOD(base, HDMI_CORE_VP_CONF, 0, 3, 3); hdmi_core_config_video_packetizer()
396 REG_FLD_MOD(base, HDMI_CORE_VP_STUFF, clr_depth ? 1 : 0, 1, 1); hdmi_core_config_video_packetizer()
398 REG_FLD_MOD(base, HDMI_CORE_VP_STUFF, 1, 2, 2); hdmi_core_config_video_packetizer()
400 REG_FLD_MOD(base, HDMI_CORE_VP_CONF, clr_depth ? 0 : 2, 1, 0); hdmi_core_config_video_packetizer()
408 REG_FLD_MOD(core->base, HDMI_CORE_CSC_SCALE, clr_depth, 7, 4); hdmi_core_config_csc()
416 REG_FLD_MOD(core->base, HDMI_CORE_TX_INVID0, video_mapping, 4, 0); hdmi_core_config_video_sampler()
422 void __iomem *base = core->base; hdmi_core_write_avi_infoframe() local
458 hdmi_write_reg(base, HDMI_CORE_FC_AVICONF0, hdmi_core_write_avi_infoframe()
461 hdmi_write_reg(base, HDMI_CORE_FC_AVICONF1, hdmi_core_write_avi_infoframe()
464 hdmi_write_reg(base, HDMI_CORE_FC_AVICONF2, hdmi_core_write_avi_infoframe()
467 hdmi_write_reg(base, HDMI_CORE_FC_AVIVID, vic); hdmi_core_write_avi_infoframe()
469 hdmi_write_reg(base, HDMI_CORE_FC_AVICONF3, hdmi_core_write_avi_infoframe()
472 REG_FLD_MOD(base, HDMI_CORE_FC_PRCONF, pr, 3, 0); hdmi_core_write_avi_infoframe()
478 void __iomem *base = core->base; hdmi_core_csc_config() local
480 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A1_MSB, csc_coeff.a1 >> 8 , 6, 0); hdmi_core_csc_config()
481 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A1_LSB, csc_coeff.a1, 7, 0); hdmi_core_csc_config()
482 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A2_MSB, csc_coeff.a2 >> 8, 6, 0); hdmi_core_csc_config()
483 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A2_LSB, csc_coeff.a2, 7, 0); hdmi_core_csc_config()
484 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A3_MSB, csc_coeff.a3 >> 8, 6, 0); hdmi_core_csc_config()
485 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A3_LSB, csc_coeff.a3, 7, 0); hdmi_core_csc_config()
486 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A4_MSB, csc_coeff.a4 >> 8, 6, 0); hdmi_core_csc_config()
487 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_A4_LSB, csc_coeff.a4, 7, 0); hdmi_core_csc_config()
488 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B1_MSB, csc_coeff.b1 >> 8, 6, 0); hdmi_core_csc_config()
489 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B1_LSB, csc_coeff.b1, 7, 0); hdmi_core_csc_config()
490 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B2_MSB, csc_coeff.b2 >> 8, 6, 0); hdmi_core_csc_config()
491 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B2_LSB, csc_coeff.b2, 7, 0); hdmi_core_csc_config()
492 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B3_MSB, csc_coeff.b3 >> 8, 6, 0); hdmi_core_csc_config()
493 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B3_LSB, csc_coeff.b3, 7, 0); hdmi_core_csc_config()
494 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B4_MSB, csc_coeff.b4 >> 8, 6, 0); hdmi_core_csc_config()
495 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_B4_LSB, csc_coeff.b4, 7, 0); hdmi_core_csc_config()
496 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C1_MSB, csc_coeff.c1 >> 8, 6, 0); hdmi_core_csc_config()
497 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C1_LSB, csc_coeff.c1, 7, 0); hdmi_core_csc_config()
498 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C2_MSB, csc_coeff.c2 >> 8, 6, 0); hdmi_core_csc_config()
499 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C2_LSB, csc_coeff.c2, 7, 0); hdmi_core_csc_config()
500 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C3_MSB, csc_coeff.c3 >> 8, 6, 0); hdmi_core_csc_config()
501 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C3_LSB, csc_coeff.c3, 7, 0); hdmi_core_csc_config()
502 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C4_MSB, csc_coeff.c4 >> 8, 6, 0); hdmi_core_csc_config()
503 REG_FLD_MOD(base, HDMI_CORE_CSC_COEF_C4_LSB, csc_coeff.c4, 7, 0); hdmi_core_csc_config()
505 REG_FLD_MOD(base, HDMI_CORE_MC_FLOWCTRL, 0x1, 0, 0); hdmi_core_csc_config()
520 void __iomem *base = core->base; hdmi_core_enable_video_path() local
524 REG_FLD_MOD(base, HDMI_CORE_FC_CTRLDUR, 0x0C, 7, 0); hdmi_core_enable_video_path()
525 REG_FLD_MOD(base, HDMI_CORE_FC_EXCTRLDUR, 0x20, 7, 0); hdmi_core_enable_video_path()
526 REG_FLD_MOD(base, HDMI_CORE_FC_EXCTRLSPAC, 0x01, 7, 0); hdmi_core_enable_video_path()
527 REG_FLD_MOD(base, HDMI_CORE_FC_CH0PREAM, 0x0B, 7, 0); hdmi_core_enable_video_path()
528 REG_FLD_MOD(base, HDMI_CORE_FC_CH1PREAM, 0x16, 5, 0); hdmi_core_enable_video_path()
529 REG_FLD_MOD(base, HDMI_CORE_FC_CH2PREAM, 0x21, 5, 0); hdmi_core_enable_video_path()
530 REG_FLD_MOD(base, HDMI_CORE_MC_CLKDIS, 0x00, 0, 0); hdmi_core_enable_video_path()
531 REG_FLD_MOD(base, HDMI_CORE_MC_CLKDIS, 0x00, 1, 1); hdmi_core_enable_video_path()
536 void __iomem *base = core->base; hdmi_core_mask_interrupts() local
539 REG_FLD_MOD(base, HDMI_CORE_IH_MUTE, 0x3, 1, 0); hdmi_core_mask_interrupts()
543 REG_FLD_MOD(base, HDMI_CORE_VP_MASK, 0xff, 7, 0); hdmi_core_mask_interrupts()
544 REG_FLD_MOD(base, HDMI_CORE_FC_MASK0, 0xe7, 7, 0); hdmi_core_mask_interrupts()
545 REG_FLD_MOD(base, HDMI_CORE_FC_MASK1, 0xfb, 7, 0); hdmi_core_mask_interrupts()
546 REG_FLD_MOD(base, HDMI_CORE_FC_MASK2, 0x3, 1, 0); hdmi_core_mask_interrupts()
548 REG_FLD_MOD(base, HDMI_CORE_AUD_INT, 0x3, 3, 2); hdmi_core_mask_interrupts()
549 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_MASK, 0x3, 1, 0); hdmi_core_mask_interrupts()
551 REG_FLD_MOD(base, HDMI_CORE_CEC_MASK, 0x7f, 6, 0); hdmi_core_mask_interrupts()
553 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x1, 6, 6); hdmi_core_mask_interrupts()
554 REG_FLD_MOD(base, HDMI_CORE_I2CM_CTLINT, 0x1, 2, 2); hdmi_core_mask_interrupts()
555 REG_FLD_MOD(base, HDMI_CORE_I2CM_INT, 0x1, 2, 2); hdmi_core_mask_interrupts()
557 REG_FLD_MOD(base, HDMI_CORE_PHY_MASK0, 0xf3, 7, 0); hdmi_core_mask_interrupts()
559 REG_FLD_MOD(base, HDMI_CORE_IH_PHY_STAT0, 0xff, 7, 0); hdmi_core_mask_interrupts()
563 REG_FLD_MOD(base, HDMI_CORE_IH_VP_STAT0, 0xff, 7, 0); hdmi_core_mask_interrupts()
564 REG_FLD_MOD(base, HDMI_CORE_IH_FC_STAT0, 0xe7, 7, 0); hdmi_core_mask_interrupts()
565 REG_FLD_MOD(base, HDMI_CORE_IH_FC_STAT1, 0xfb, 7, 0); hdmi_core_mask_interrupts()
566 REG_FLD_MOD(base, HDMI_CORE_IH_FC_STAT2, 0x3, 1, 0); hdmi_core_mask_interrupts()
568 REG_FLD_MOD(base, HDMI_CORE_IH_AS_STAT0, 0x7, 2, 0); hdmi_core_mask_interrupts()
570 REG_FLD_MOD(base, HDMI_CORE_IH_CEC_STAT0, 0x7f, 6, 0); hdmi_core_mask_interrupts()
572 REG_FLD_MOD(base, HDMI_CORE_IH_I2CM_STAT0, 0x3, 1, 0); hdmi_core_mask_interrupts()
574 REG_FLD_MOD(base, HDMI_CORE_IH_PHY_STAT0, 0xff, 7, 0); hdmi_core_mask_interrupts()
580 REG_FLD_MOD(core->base, HDMI_CORE_IH_MUTE, 0x0, 1, 0); hdmi_core_enable_interrupts()
585 void __iomem *base = core->base; hdmi5_core_handle_irqs() local
587 REG_FLD_MOD(base, HDMI_CORE_IH_FC_STAT0, 0xff, 7, 0); hdmi5_core_handle_irqs()
588 REG_FLD_MOD(base, HDMI_CORE_IH_FC_STAT1, 0xff, 7, 0); hdmi5_core_handle_irqs()
589 REG_FLD_MOD(base, HDMI_CORE_IH_FC_STAT2, 0xff, 7, 0); hdmi5_core_handle_irqs()
590 REG_FLD_MOD(base, HDMI_CORE_IH_AS_STAT0, 0xff, 7, 0); hdmi5_core_handle_irqs()
591 REG_FLD_MOD(base, HDMI_CORE_IH_PHY_STAT0, 0xff, 7, 0); hdmi5_core_handle_irqs()
592 REG_FLD_MOD(base, HDMI_CORE_IH_I2CM_STAT0, 0xff, 7, 0); hdmi5_core_handle_irqs()
593 REG_FLD_MOD(base, HDMI_CORE_IH_CEC_STAT0, 0xff, 7, 0); hdmi5_core_handle_irqs()
594 REG_FLD_MOD(base, HDMI_CORE_IH_VP_STAT0, 0xff, 7, 0); hdmi5_core_handle_irqs()
595 REG_FLD_MOD(base, HDMI_CORE_IH_I2CMPHY_STAT0, 0xff, 7, 0); hdmi5_core_handle_irqs()
648 void __iomem *base = core->base; hdmi5_core_audio_config() local
652 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCONF, 0xf, 7, 4); hdmi5_core_audio_config()
655 REG_FLD_MOD(base, HDMI_CORE_AUD_N1, cfg->n, 7, 0); hdmi5_core_audio_config()
656 REG_FLD_MOD(base, HDMI_CORE_AUD_N2, cfg->n >> 8, 7, 0); hdmi5_core_audio_config()
657 REG_FLD_MOD(base, HDMI_CORE_AUD_N3, cfg->n >> 16, 3, 0); hdmi5_core_audio_config()
663 REG_FLD_MOD(base, HDMI_CORE_AUD_CTS3, 1, 4, 4); hdmi5_core_audio_config()
664 REG_FLD_MOD(base, HDMI_CORE_AUD_CTS1, cfg->cts, 7, 0); hdmi5_core_audio_config()
665 REG_FLD_MOD(base, HDMI_CORE_AUD_CTS2, cfg->cts >> 8, 7, 0); hdmi5_core_audio_config()
666 REG_FLD_MOD(base, HDMI_CORE_AUD_CTS3, cfg->cts >> 16, 3, 0); hdmi5_core_audio_config()
670 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCONF, 0, 0, 0); hdmi5_core_audio_config()
672 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCONF, 1, 0, 0); hdmi5_core_audio_config()
676 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, 0, 0, 0); hdmi5_core_audio_config()
677 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, 0, 4, 4); hdmi5_core_audio_config()
685 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, val, 1, 1); hdmi5_core_audio_config()
686 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, val, 5, 5); hdmi5_core_audio_config()
687 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, val, 2, 2); hdmi5_core_audio_config()
688 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, val, 6, 6); hdmi5_core_audio_config()
692 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, val, 3, 3); hdmi5_core_audio_config()
693 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSV, val, 7, 7); hdmi5_core_audio_config()
697 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSU, 0, 7, 0); hdmi5_core_audio_config()
702 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(0), val, 5, 4); hdmi5_core_audio_config()
707 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(0), val, 0, 0); hdmi5_core_audio_config()
710 hdmi_write_reg(base, HDMI_CORE_FC_AUDSCHNLS(1), hdmi5_core_audio_config()
715 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(2), val, 6, 4); hdmi5_core_audio_config()
719 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(2), val, 3, 0); hdmi5_core_audio_config()
722 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(3), 2, 3, 0); hdmi5_core_audio_config()
724 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(3), 4, 7, 4); hdmi5_core_audio_config()
726 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(4), 6, 3, 0); hdmi5_core_audio_config()
728 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(4), 8, 7, 4); hdmi5_core_audio_config()
730 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(5), 1, 3, 0); hdmi5_core_audio_config()
732 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(5), 3, 7, 4); hdmi5_core_audio_config()
734 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(6), 5, 3, 0); hdmi5_core_audio_config()
736 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCHNLS(6), 7, 7, 4); hdmi5_core_audio_config()
739 hdmi_write_reg(base, HDMI_CORE_FC_AUDSCHNLS(7), hdmi5_core_audio_config()
743 hdmi_write_reg(base, HDMI_CORE_FC_AUDSCHNLS(8), hdmi5_core_audio_config()
747 REG_FLD_MOD(base, HDMI_CORE_AUD_INT, 3, 3, 2); hdmi5_core_audio_config()
753 REG_FLD_MOD(base, HDMI_CORE_AUD_CONF0, 0, 5, 5); hdmi5_core_audio_config()
755 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_CONF1, 3, 7, 0); hdmi5_core_audio_config()
758 REG_FLD_MOD(base, HDMI_CORE_AUD_CONF0, 0, 5, 5); hdmi5_core_audio_config()
760 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_CONF1, 0x3F, 7, 0); hdmi5_core_audio_config()
763 REG_FLD_MOD(base, HDMI_CORE_AUD_CONF0, 0, 5, 5); hdmi5_core_audio_config()
765 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_CONF1, 0xFF, 7, 0); hdmi5_core_audio_config()
769 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_CONF2, 0, 0, 0); hdmi5_core_audio_config()
771 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_CONF2, 1, 1, 1); hdmi5_core_audio_config()
773 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_MASK, 3, 1, 0); hdmi5_core_audio_config()
775 REG_FLD_MOD(base, HDMI_CORE_AUD_GP_POL, 1, 0, 0); hdmi5_core_audio_config()
778 REG_FLD_MOD(base, HDMI_CORE_FC_AUDSCONF, 0, 7, 4); hdmi5_core_audio_config()
784 void __iomem *base = core->base; hdmi5_core_audio_infoframe_cfg() local
787 hdmi_write_reg(base, HDMI_CORE_FC_AUDICONF0, hdmi5_core_audio_infoframe_cfg()
791 hdmi_write_reg(base, HDMI_CORE_FC_AUDICONF1, info_aud->db2_sf_ss); hdmi5_core_audio_infoframe_cfg()
792 hdmi_write_reg(base, HDMI_CORE_FC_AUDICONF2, info_aud->db4_ca); hdmi5_core_audio_infoframe_cfg()
793 hdmi_write_reg(base, HDMI_CORE_FC_AUDICONF3, info_aud->db5_dminh_lsv); hdmi5_core_audio_infoframe_cfg()
906 core->base = devm_ioremap_resource(&pdev->dev, res); hdmi5_core_init()
907 if (IS_ERR(core->base)) { hdmi5_core_init()
909 return PTR_ERR(core->base); hdmi5_core_init()
H A Dhdmi_wp.c24 #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, hdmi_read_reg(wp->base, r)) hdmi_wp_dump()
48 return hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS); hdmi_wp_get_irqstatus()
53 hdmi_write_reg(wp->base, HDMI_WP_IRQSTATUS, irqstatus); hdmi_wp_set_irqstatus()
55 hdmi_read_reg(wp->base, HDMI_WP_IRQSTATUS); hdmi_wp_set_irqstatus()
60 hdmi_write_reg(wp->base, HDMI_WP_IRQENABLE_SET, mask); hdmi_wp_set_irqenable()
65 hdmi_write_reg(wp->base, HDMI_WP_IRQENABLE_CLR, mask); hdmi_wp_clear_irqenable()
72 if (REG_GET(wp->base, HDMI_WP_PWR_CTRL, 5, 4) == val) hdmi_wp_set_phy_pwr()
76 REG_FLD_MOD(wp->base, HDMI_WP_PWR_CTRL, val, 7, 6); hdmi_wp_set_phy_pwr()
79 if (hdmi_wait_for_bit_change(wp->base, HDMI_WP_PWR_CTRL, 5, 4, val) hdmi_wp_set_phy_pwr()
92 REG_FLD_MOD(wp->base, HDMI_WP_PWR_CTRL, val, 3, 2); hdmi_wp_set_pll_pwr()
95 if (hdmi_wait_for_bit_change(wp->base, HDMI_WP_PWR_CTRL, 1, 0, val) hdmi_wp_set_pll_pwr()
106 REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, true, 31, 31); hdmi_wp_video_start()
113 REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, false, 31, 31); hdmi_wp_video_stop()
121 REG_FLD_MOD(wp->base, HDMI_WP_VIDEO_CFG, video_fmt->packing_mode, hdmi_wp_video_config_format()
126 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_SIZE, l); hdmi_wp_video_config_format()
139 r = hdmi_read_reg(wp->base, HDMI_WP_VIDEO_CFG); hdmi_wp_video_config_interface()
144 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_CFG, r); hdmi_wp_video_config_interface()
158 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_TIMING_H, timing_h); hdmi_wp_video_config_timing()
163 hdmi_write_reg(wp->base, HDMI_WP_VIDEO_TIMING_V, timing_v); hdmi_wp_video_config_timing()
195 r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CFG); hdmi_wp_audio_config_format()
208 hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CFG, r); hdmi_wp_audio_config_format()
218 r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CFG2); hdmi_wp_audio_config_dma()
221 hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CFG2, r); hdmi_wp_audio_config_dma()
223 r = hdmi_read_reg(wp->base, HDMI_WP_AUDIO_CTRL); hdmi_wp_audio_config_dma()
226 hdmi_write_reg(wp->base, HDMI_WP_AUDIO_CTRL, r); hdmi_wp_audio_config_dma()
231 REG_FLD_MOD(wp->base, HDMI_WP_AUDIO_CTRL, enable, 31, 31); hdmi_wp_audio_enable()
238 REG_FLD_MOD(wp->base, HDMI_WP_AUDIO_CTRL, enable, 30, 30); hdmi_wp_audio_core_req_enable()
254 wp->base = devm_ioremap_resource(&pdev->dev, res); hdmi_wp_init()
255 if (IS_ERR(wp->base)) { hdmi_wp_init()
257 return PTR_ERR(wp->base); hdmi_wp_init()
/linux-4.1.27/arch/arm/include/asm/hardware/
H A Dtimer-sp.h8 static inline void sp804_clocksource_init(void __iomem *base, const char *name) sp804_clocksource_init() argument
10 __sp804_clocksource_and_sched_clock_init(base, name, NULL, 0); sp804_clocksource_init()
13 static inline void sp804_clocksource_and_sched_clock_init(void __iomem *base, sp804_clocksource_and_sched_clock_init() argument
16 __sp804_clocksource_and_sched_clock_init(base, name, NULL, 1); sp804_clocksource_and_sched_clock_init()
19 static inline void sp804_clockevents_init(void __iomem *base, unsigned int irq, const char *name) sp804_clockevents_init() argument
21 __sp804_clockevents_init(base, irq, NULL, name); sp804_clockevents_init()
/linux-4.1.27/arch/sparc/kernel/
H A Dkstack.h12 unsigned long base = (unsigned long) tp; kstack_valid() local
18 if (sp >= (base + sizeof(struct thread_info)) && kstack_valid()
19 sp <= (base + THREAD_SIZE - sizeof(struct sparc_stackf))) kstack_valid()
23 base = (unsigned long) hardirq_stack[tp->cpu]; kstack_valid()
24 if (sp >= base && kstack_valid()
25 sp <= (base + THREAD_SIZE - sizeof(struct sparc_stackf))) kstack_valid()
27 base = (unsigned long) softirq_stack[tp->cpu]; kstack_valid()
28 if (sp >= base && kstack_valid()
29 sp <= (base + THREAD_SIZE - sizeof(struct sparc_stackf))) kstack_valid()
38 unsigned long base = (unsigned long) tp; kstack_is_trap_frame() local
41 if (addr >= base && kstack_is_trap_frame()
42 addr <= (base + THREAD_SIZE - sizeof(*regs))) kstack_is_trap_frame()
46 base = (unsigned long) hardirq_stack[tp->cpu]; kstack_is_trap_frame()
47 if (addr >= base && kstack_is_trap_frame()
48 addr <= (base + THREAD_SIZE - sizeof(*regs))) kstack_is_trap_frame()
50 base = (unsigned long) softirq_stack[tp->cpu]; kstack_is_trap_frame()
51 if (addr >= base && kstack_is_trap_frame()
52 addr <= (base + THREAD_SIZE - sizeof(*regs))) kstack_is_trap_frame()
/linux-4.1.27/drivers/gpu/drm/nouveau/include/nvkm/engine/
H A Dsw.h6 struct nvkm_engctx base; member in struct:nvkm_sw_chan
15 nvkm_engctx_destroy(&(d)->base)
17 nvkm_engctx_init(&(d)->base)
19 nvkm_engctx_fini(&(d)->base, (s))
28 struct nvkm_engine base; member in struct:nvkm_sw
34 nvkm_engine_destroy(&(d)->base)
36 nvkm_engine_init(&(d)->base)
38 nvkm_engine_fini(&(d)->base, (s))
H A Dmpeg.h6 struct nvkm_engctx base; member in struct:nvkm_mpeg_chan
12 nvkm_engctx_destroy(&(d)->base)
14 nvkm_engctx_init(&(d)->base)
16 nvkm_engctx_fini(&(d)->base, (s))
27 struct nvkm_engine base; member in struct:nvkm_mpeg
33 nvkm_engine_destroy(&(d)->base)
35 nvkm_engine_init(&(d)->base)
37 nvkm_engine_fini(&(d)->base, (s))
H A Dfalcon.h6 struct nvkm_engctx base; member in struct:nvkm_falcon_chan
12 nvkm_engctx_destroy(&(d)->base)
14 nvkm_engctx_init(&(d)->base)
16 nvkm_engctx_fini(&(d)->base, (s))
32 struct nvkm_engine base; member in struct:nvkm_falcon
54 #define nv_falcon(priv) (&(priv)->base)
60 nvkm_engine_destroy(&(p)->base)
H A Ddmaobj.h7 struct nvkm_object base; member in struct:nvkm_dmaobj
15 struct nvkm_engine base; member in struct:nvkm_dmaeng
H A Dgr.h6 struct nvkm_engctx base; member in struct:nvkm_gr_chan
12 nvkm_engctx_destroy(&(d)->base)
14 nvkm_engctx_init(&(d)->base)
16 nvkm_engctx_fini(&(d)->base, (s))
27 struct nvkm_engine base; member in struct:nvkm_gr
43 nvkm_engine_destroy(&(d)->base)
45 nvkm_engine_init(&(d)->base)
47 nvkm_engine_fini(&(d)->base, (s))
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/engine/mpeg/
H A Dnv31.h6 struct nvkm_object base; member in struct:nv31_mpeg_chan
10 struct nvkm_mpeg base; member in struct:nv31_mpeg_priv
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/engine/pm/
H A Dgf100.h6 struct nvkm_pm base; member in struct:gf100_pm_priv
10 struct nvkm_perfctr base; member in struct:gf100_pm_cntr
H A Dnv40.h6 struct nvkm_oclass base; member in struct:nv40_pm_oclass
11 struct nvkm_pm base; member in struct:nv40_pm_priv
20 struct nvkm_perfctr base; member in struct:nv40_pm_cntr
/linux-4.1.27/arch/alpha/kernel/
H A Dpc873xx.c12 static unsigned int base, model; variable
17 return base; pc873xx_get_base()
25 static unsigned char __init pc873xx_read(unsigned int base, int reg) pc873xx_read() argument
27 outb(reg, base); pc873xx_read()
28 return inb(base + 1); pc873xx_read()
31 static void __init pc873xx_write(unsigned int base, int reg, unsigned char data) pc873xx_write() argument
36 outb(reg, base); pc873xx_write()
37 outb(data, base + 1); pc873xx_write()
38 outb(data, base + 1); /* Must be written twice */ pc873xx_write()
46 while ((base = pc873xx_probelist[index++])) { pc873xx_probe()
48 if (request_region(base, 2, "Super IO PC873xx") == NULL) pc873xx_probe()
51 val = pc873xx_read(base, REG_SID); pc873xx_probe()
66 release_region(base, 2); pc873xx_probe()
69 return (base == 0) ? -1 : 1; pc873xx_probe()
77 data = pc873xx_read(base, REG_PCR); pc873xx_enable_epp19()
78 pc873xx_write(base, REG_PCR, (data & 0xFC) | 0x02); pc873xx_enable_epp19()
86 data = pc873xx_read(base, REG_FER); pc873xx_enable_ide()
87 pc873xx_write(base, REG_FER, data | 0x40); pc873xx_enable_ide()
/linux-4.1.27/lib/
H A Dkstrtox.h5 const char *_parse_integer_fixup_radix(const char *s, unsigned int *base);
6 unsigned int _parse_integer(const char *s, unsigned int base, unsigned long long *res);
H A Dsort.c31 * @base: pointer to data to sort
46 void sort(void *base, size_t num, size_t size, sort() argument
61 cmp_func(base + c, base + c + size) < 0) sort()
63 if (cmp_func(base + r, base + c) >= 0) sort()
65 swap_func(base + r, base + c, size); sort()
71 swap_func(base, base + i, size); sort()
75 cmp_func(base + c, base + c + size) < 0) sort()
77 if (cmp_func(base + r, base + c) >= 0) sort()
79 swap_func(base + r, base + c, size); sort()
H A Dkstrtox.c23 const char *_parse_integer_fixup_radix(const char *s, unsigned int *base) _parse_integer_fixup_radix() argument
25 if (*base == 0) { _parse_integer_fixup_radix()
28 *base = 16; _parse_integer_fixup_radix()
30 *base = 8; _parse_integer_fixup_radix()
32 *base = 10; _parse_integer_fixup_radix()
34 if (*base == 16 && s[0] == '0' && _tolower(s[1]) == 'x') _parse_integer_fixup_radix()
47 unsigned int _parse_integer(const char *s, unsigned int base, unsigned long long *p) _parse_integer() argument
66 if (val >= base) _parse_integer()
70 * it in the max base we support (16) _parse_integer()
73 if (res > div_u64(ULLONG_MAX - val, base)) _parse_integer()
76 res = res * base + val; _parse_integer()
86 static int _kstrtoull(const char *s, unsigned int base, unsigned long long *res) _kstrtoull() argument
91 s = _parse_integer_fixup_radix(s, &base); _kstrtoull()
92 rv = _parse_integer(s, base, &_res); _kstrtoull()
111 * @base: The number base to use. The maximum supported base is 16. If base is
112 * given as 0, then the base of the string is automatically detected with the
122 int kstrtoull(const char *s, unsigned int base, unsigned long long *res) kstrtoull() argument
126 return _kstrtoull(s, base, res); kstrtoull()
135 * @base: The number base to use. The maximum supported base is 16. If base is
136 * given as 0, then the base of the string is automatically detected with the
146 int kstrtoll(const char *s, unsigned int base, long long *res) kstrtoll() argument
152 rv = _kstrtoull(s + 1, base, &tmp); kstrtoll()
159 rv = kstrtoull(s, base, &tmp); kstrtoll()
171 int _kstrtoul(const char *s, unsigned int base, unsigned long *res) _kstrtoul() argument
176 rv = kstrtoull(s, base, &tmp); _kstrtoul()
187 int _kstrtol(const char *s, unsigned int base, long *res) _kstrtol() argument
192 rv = kstrtoll(s, base, &tmp); _kstrtol()
207 * @base: The number base to use. The maximum supported base is 16. If base is
208 * given as 0, then the base of the string is automatically detected with the
218 int kstrtouint(const char *s, unsigned int base, unsigned int *res) kstrtouint() argument
223 rv = kstrtoull(s, base, &tmp); kstrtouint()
238 * @base: The number base to use. The maximum supported base is 16. If base is
239 * given as 0, then the base of the string is automatically detected with the
249 int kstrtoint(const char *s, unsigned int base, int *res) kstrtoint() argument
254 rv = kstrtoll(s, base, &tmp); kstrtoint()
264 int kstrtou16(const char *s, unsigned int base, u16 *res) kstrtou16() argument
269 rv = kstrtoull(s, base, &tmp); kstrtou16()
279 int kstrtos16(const char *s, unsigned int base, s16 *res) kstrtos16() argument
284 rv = kstrtoll(s, base, &tmp); kstrtos16()
294 int kstrtou8(const char *s, unsigned int base, u8 *res) kstrtou8() argument
299 rv = kstrtoull(s, base, &tmp); kstrtou8()
309 int kstrtos8(const char *s, unsigned int base, s8 *res) kstrtos8() argument
314 rv = kstrtoll(s, base, &tmp); kstrtos8()
325 int f(const char __user *s, size_t count, unsigned int base, type *res) \
327 /* sign, base 2 representation, newline, terminator */ \
334 return g(buf, base, res); \
/linux-4.1.27/drivers/irqchip/
H A Dirq-sirfsoc.c31 sirfsoc_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num) sirfsoc_alloc_gc() argument
43 gc->reg_base = base; sirfsoc_alloc_gc()
52 void __iomem *base = sirfsoc_irqdomain->host_data; sirfsoc_handle_irq() local
55 irqstat = readl_relaxed(base + SIRFSOC_INIT_IRQ_ID); sirfsoc_handle_irq()
62 void __iomem *base = of_iomap(np, 0); sirfsoc_irq_init() local
63 if (!base) sirfsoc_irq_init()
67 &irq_generic_chip_ops, base); sirfsoc_irq_init()
69 sirfsoc_alloc_gc(base, 0, 32); sirfsoc_irq_init()
70 sirfsoc_alloc_gc(base + 4, 32, SIRFSOC_NUM_IRQS - 32); sirfsoc_irq_init()
72 writel_relaxed(0, base + SIRFSOC_INT_RISC_LEVEL0); sirfsoc_irq_init()
73 writel_relaxed(0, base + SIRFSOC_INT_RISC_LEVEL1); sirfsoc_irq_init()
75 writel_relaxed(0, base + SIRFSOC_INT_RISC_MASK0); sirfsoc_irq_init()
76 writel_relaxed(0, base + SIRFSOC_INT_RISC_MASK1); sirfsoc_irq_init()
95 void __iomem *base = sirfsoc_irqdomain->host_data; sirfsoc_irq_suspend() local
97 sirfsoc_irq_st.mask0 = readl_relaxed(base + SIRFSOC_INT_RISC_MASK0); sirfsoc_irq_suspend()
98 sirfsoc_irq_st.mask1 = readl_relaxed(base + SIRFSOC_INT_RISC_MASK1); sirfsoc_irq_suspend()
99 sirfsoc_irq_st.level0 = readl_relaxed(base + SIRFSOC_INT_RISC_LEVEL0); sirfsoc_irq_suspend()
100 sirfsoc_irq_st.level1 = readl_relaxed(base + SIRFSOC_INT_RISC_LEVEL1); sirfsoc_irq_suspend()
107 void __iomem *base = sirfsoc_irqdomain->host_data; sirfsoc_irq_resume() local
109 writel_relaxed(sirfsoc_irq_st.mask0, base + SIRFSOC_INT_RISC_MASK0); sirfsoc_irq_resume()
110 writel_relaxed(sirfsoc_irq_st.mask1, base + SIRFSOC_INT_RISC_MASK1); sirfsoc_irq_resume()
111 writel_relaxed(sirfsoc_irq_st.level0, base + SIRFSOC_INT_RISC_LEVEL0); sirfsoc_irq_resume()
112 writel_relaxed(sirfsoc_irq_st.level1, base + SIRFSOC_INT_RISC_LEVEL1); sirfsoc_irq_resume()
H A Dirq-vic.c62 * @irq: The IRQ number for the base of the VIC.
63 * @base: The register base for the VIC.
74 void __iomem *base; member in struct:vic_device
95 * @base: Base of the VIC.
100 static void vic_init2(void __iomem *base) vic_init2() argument
105 void __iomem *reg = base + VIC_VECT_CNTL0 + (i * 4); vic_init2()
109 writel(32, base + VIC_PL190_DEF_VECT_ADDR); vic_init2()
115 void __iomem *base = vic->base; resume_one_vic() local
117 printk(KERN_DEBUG "%s: resuming vic at %p\n", __func__, base); resume_one_vic()
120 vic_init2(base); resume_one_vic()
122 writel(vic->int_select, base + VIC_INT_SELECT); resume_one_vic()
123 writel(vic->protect, base + VIC_PROTECT); resume_one_vic()
126 writel(vic->int_enable, base + VIC_INT_ENABLE); resume_one_vic()
127 writel(~vic->int_enable, base + VIC_INT_ENABLE_CLEAR); resume_one_vic()
131 writel(vic->soft_int, base + VIC_INT_SOFT); resume_one_vic()
132 writel(~vic->soft_int, base + VIC_INT_SOFT_CLEAR); resume_one_vic()
145 void __iomem *base = vic->base; suspend_one_vic() local
147 printk(KERN_DEBUG "%s: suspending vic at %p\n", __func__, base); suspend_one_vic()
149 vic->int_select = readl(base + VIC_INT_SELECT); suspend_one_vic()
150 vic->int_enable = readl(base + VIC_INT_ENABLE); suspend_one_vic()
151 vic->soft_int = readl(base + VIC_INT_SOFT); suspend_one_vic()
152 vic->protect = readl(base + VIC_PROTECT); suspend_one_vic()
157 writel(vic->resume_irqs, base + VIC_INT_ENABLE); suspend_one_vic()
158 writel(~vic->resume_irqs, base + VIC_INT_ENABLE_CLEAR); suspend_one_vic()
204 irq_set_chip_data(irq, v->base); vic_irqdomain_map()
220 while ((stat = readl_relaxed(vic->base + VIC_IRQ_STATUS))) { handle_one_vic()
237 while ((stat = readl_relaxed(vic->base + VIC_IRQ_STATUS))) { vic_handle_irq_cascaded()
266 * @base: The base address of the VIC.
268 * @irq: The base IRQ for the VIC.
279 static void __init vic_register(void __iomem *base, unsigned int parent_irq, vic_register() argument
293 v->base = base; vic_register()
310 /* If no base IRQ was passed, figure out our allocated base */ vic_register()
319 void __iomem *base = irq_data_get_irq_chip_data(d); vic_ack_irq() local
321 writel(1 << irq, base + VIC_INT_ENABLE_CLEAR); vic_ack_irq()
323 writel(1 << irq, base + VIC_INT_SOFT_CLEAR); vic_ack_irq()
328 void __iomem *base = irq_data_get_irq_chip_data(d); vic_mask_irq() local
330 writel(1 << irq, base + VIC_INT_ENABLE_CLEAR); vic_mask_irq()
335 void __iomem *base = irq_data_get_irq_chip_data(d); vic_unmask_irq() local
337 writel(1 << irq, base + VIC_INT_ENABLE); vic_unmask_irq()
386 static void __init vic_disable(void __iomem *base) vic_disable() argument
388 writel(0, base + VIC_INT_SELECT); vic_disable()
389 writel(0, base + VIC_INT_ENABLE); vic_disable()
390 writel(~0, base + VIC_INT_ENABLE_CLEAR); vic_disable()
391 writel(0, base + VIC_ITCR); vic_disable()
392 writel(~0, base + VIC_INT_SOFT_CLEAR); vic_disable()
395 static void __init vic_clear_interrupts(void __iomem *base) vic_clear_interrupts() argument
399 writel(0, base + VIC_PL190_VECT_ADDR); vic_clear_interrupts()
403 value = readl(base + VIC_PL190_VECT_ADDR); vic_clear_interrupts()
404 writel(value, base + VIC_PL190_VECT_ADDR); vic_clear_interrupts()
412 * the probe function is called twice, with base set to offset 000
415 static void __init vic_init_st(void __iomem *base, unsigned int irq_start, vic_init_st() argument
419 int vic_2nd_block = ((unsigned long)base & ~PAGE_MASK) != 0; vic_init_st()
422 vic_disable(base); vic_init_st()
428 * the second base address, which is 0x20 in the page vic_init_st()
431 vic_clear_interrupts(base); vic_init_st()
435 void __iomem *reg = base + VIC_VECT_CNTL0 + (i * 4); vic_init_st()
439 writel(32, base + VIC_PL190_DEF_VECT_ADDR); vic_init_st()
442 vic_register(base, 0, irq_start, vic_sources, 0, node); vic_init_st()
445 void __init __vic_init(void __iomem *base, int parent_irq, int irq_start, __vic_init() argument
456 addr = (void __iomem *)((u32)base & PAGE_MASK) + 0xfe0 + (i * 4); __vic_init()
461 base, cellid, vendor); __vic_init()
465 vic_init_st(base, irq_start, vic_sources, node); __vic_init()
475 vic_disable(base); __vic_init()
478 vic_clear_interrupts(base); __vic_init()
480 vic_init2(base); __vic_init()
482 vic_register(base, parent_irq, irq_start, vic_sources, resume_sources, node); __vic_init()
487 * @base: iomem base address
492 void __init vic_init(void __iomem *base, unsigned int irq_start, vic_init() argument
495 __vic_init(base, 0, irq_start, vic_sources, resume_sources, NULL); vic_init()
500 * @base: iomem base address
506 * This returns the base for the new interrupts or negative on error.
508 int __init vic_init_cascaded(void __iomem *base, unsigned int parent_irq, vic_init_cascaded() argument
514 __vic_init(base, parent_irq, 0, vic_sources, resume_sources, NULL); vic_init_cascaded()
515 /* Return out acquired base */ vic_init_cascaded()
H A Dirq-gic-common.c25 void __iomem *base, void (*sync_access)(void)) gic_configure_irq()
39 val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff); gic_configure_irq()
49 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) { gic_configure_irq()
50 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff); gic_configure_irq()
61 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff); gic_configure_irq()
62 if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val && val != oldval) gic_configure_irq()
66 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff); gic_configure_irq()
74 void __init gic_dist_config(void __iomem *base, int gic_irqs, gic_dist_config() argument
84 base + GIC_DIST_CONFIG + i / 4); gic_dist_config()
90 writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i); gic_dist_config()
98 base + GIC_DIST_ENABLE_CLEAR + i / 8); gic_dist_config()
104 void gic_cpu_config(void __iomem *base, void (*sync_access)(void)) gic_cpu_config() argument
112 writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR); gic_cpu_config()
113 writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET); gic_cpu_config()
120 base + GIC_DIST_PRI + i * 4 / 4); gic_cpu_config()
24 gic_configure_irq(unsigned int irq, unsigned int type, void __iomem *base, void (*sync_access)(void)) gic_configure_irq() argument
H A Dirq-moxart.c40 void __iomem *base; member in struct:moxart_irq_data
52 irqstat = readl(intc.base + IRQ_STATUS_REG); handle_irq()
68 intc.base = of_iomap(node, 0); moxart_of_intc_init()
69 if (!intc.base) { moxart_of_intc_init()
76 intc.base); moxart_of_intc_init()
100 gc->reg_base = intc.base; moxart_of_intc_init()
107 writel(0, intc.base + IRQ_MASK_REG); moxart_of_intc_init()
108 writel(0xffffffff, intc.base + IRQ_CLEAR_REG); moxart_of_intc_init()
110 writel(intc.interrupt_mask, intc.base + IRQ_MODE_REG); moxart_of_intc_init()
111 writel(intc.interrupt_mask, intc.base + IRQ_LEVEL_REG); moxart_of_intc_init()
H A Dirq-vt8500.c76 void __iomem *base; /* IO Memory base address */ member in struct:vt8500_irq_data
87 void __iomem *base = priv->base; vt8500_irq_mask() local
88 void __iomem *stat_reg = base + VT8500_ICIS + (d->hwirq < 32 ? 0 : 4); vt8500_irq_mask()
92 edge = readb(base + VT8500_ICDC + d->hwirq) & VT8500_EDGE; vt8500_irq_mask()
99 dctr = readb(base + VT8500_ICDC + d->hwirq); vt8500_irq_mask()
101 writeb(dctr, base + VT8500_ICDC + d->hwirq); vt8500_irq_mask()
108 void __iomem *base = priv->base; vt8500_irq_unmask() local
111 dctr = readb(base + VT8500_ICDC + d->hwirq); vt8500_irq_unmask()
113 writeb(dctr, base + VT8500_ICDC + d->hwirq); vt8500_irq_unmask()
119 void __iomem *base = priv->base; vt8500_irq_set_type() local
122 dctr = readb(base + VT8500_ICDC + d->hwirq); vt8500_irq_set_type()
141 writeb(dctr, base + VT8500_ICDC + d->hwirq); vt8500_irq_set_type()
154 static void __init vt8500_init_irq_hw(void __iomem *base) vt8500_init_irq_hw() argument
159 writel(ICPC_ROTATE, base + VT8500_ICPC_IRQ); vt8500_init_irq_hw()
160 writel(0x00, base + VT8500_ICPC_FIQ); vt8500_init_irq_hw()
164 writeb(VT8500_INT_DISABLE | ICDC_IRQ, base + VT8500_ICDC + i); vt8500_init_irq_hw()
185 void __iomem *base; vt8500_handle_irq() local
189 base = intc[i].base; vt8500_handle_irq()
190 irqnr = readl_relaxed(base) & 0x3F; vt8500_handle_irq()
196 stat = readl_relaxed(base + VT8500_ICIS + 4); vt8500_handle_irq()
217 intc[active_cnt].base = of_iomap(np, 0); vt8500_irq_init()
221 if (!intc[active_cnt].base) { vt8500_irq_init()
233 vt8500_init_irq_hw(intc[active_cnt].base); vt8500_irq_init()
/linux-4.1.27/arch/mips/ath25/
H A Dearly_printk.c17 static inline void prom_uart_wr(void __iomem *base, unsigned reg, prom_uart_wr() argument
20 __raw_writel(ch, base + 4 * reg); prom_uart_wr()
23 static inline unsigned char prom_uart_rr(void __iomem *base, unsigned reg) prom_uart_rr() argument
25 return __raw_readl(base + 4 * reg); prom_uart_rr()
30 static void __iomem *base; prom_putchar() local
32 if (unlikely(base == NULL)) { prom_putchar()
34 base = (void __iomem *)(KSEG1ADDR(AR2315_UART0_BASE)); prom_putchar()
36 base = (void __iomem *)(KSEG1ADDR(AR5312_UART0_BASE)); prom_putchar()
39 while ((prom_uart_rr(base, UART_LSR) & UART_LSR_THRE) == 0) prom_putchar()
41 prom_uart_wr(base, UART_TX, ch); prom_putchar()
42 while ((prom_uart_rr(base, UART_LSR) & UART_LSR_THRE) == 0) prom_putchar()
/linux-4.1.27/arch/arm/plat-orion/include/plat/
H A Dpcie.h16 u32 orion_pcie_dev_id(void __iomem *base);
17 u32 orion_pcie_rev(void __iomem *base);
18 int orion_pcie_link_up(void __iomem *base);
19 int orion_pcie_x4_mode(void __iomem *base);
20 int orion_pcie_get_local_bus_nr(void __iomem *base);
21 void orion_pcie_set_local_bus_nr(void __iomem *base, int nr);
22 void orion_pcie_reset(void __iomem *base);
23 void orion_pcie_setup(void __iomem *base);
24 int orion_pcie_rd_conf(void __iomem *base, struct pci_bus *bus,
26 int orion_pcie_rd_conf_tlp(void __iomem *base, struct pci_bus *bus,
30 int orion_pcie_wr_conf(void __iomem *base, struct pci_bus *bus,
/linux-4.1.27/arch/arm/mach-imx/
H A Dclk-imx6sl.c191 void __iomem *base; imx6sl_clocks_init() local
202 base = of_iomap(np, 0); imx6sl_clocks_init()
203 WARN_ON(!base); imx6sl_clocks_init()
204 anatop_base = base; imx6sl_clocks_init()
206 clks[IMX6SL_PLL1_BYPASS_SRC] = imx_clk_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sl_clocks_init()
207 clks[IMX6SL_PLL2_BYPASS_SRC] = imx_clk_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sl_clocks_init()
208 clks[IMX6SL_PLL3_BYPASS_SRC] = imx_clk_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sl_clocks_init()
209 clks[IMX6SL_PLL4_BYPASS_SRC] = imx_clk_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sl_clocks_init()
210 clks[IMX6SL_PLL5_BYPASS_SRC] = imx_clk_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sl_clocks_init()
211 clks[IMX6SL_PLL6_BYPASS_SRC] = imx_clk_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sl_clocks_init()
212 clks[IMX6SL_PLL7_BYPASS_SRC] = imx_clk_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sl_clocks_init()
214 /* type name parent_name base div_mask */ imx6sl_clocks_init()
215 clks[IMX6SL_CLK_PLL1] = imx_clk_pllv3(IMX_PLLV3_SYS, "pll1", "pll1_bypass_src", base + 0x00, 0x7f); imx6sl_clocks_init()
216 clks[IMX6SL_CLK_PLL2] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll2", "pll2_bypass_src", base + 0x30, 0x1); imx6sl_clocks_init()
217 clks[IMX6SL_CLK_PLL3] = imx_clk_pllv3(IMX_PLLV3_USB, "pll3", "pll3_bypass_src", base + 0x10, 0x3); imx6sl_clocks_init()
218 clks[IMX6SL_CLK_PLL4] = imx_clk_pllv3(IMX_PLLV3_AV, "pll4", "pll4_bypass_src", base + 0x70, 0x7f); imx6sl_clocks_init()
219 clks[IMX6SL_CLK_PLL5] = imx_clk_pllv3(IMX_PLLV3_AV, "pll5", "pll5_bypass_src", base + 0xa0, 0x7f); imx6sl_clocks_init()
220 clks[IMX6SL_CLK_PLL6] = imx_clk_pllv3(IMX_PLLV3_ENET, "pll6", "pll6_bypass_src", base + 0xe0, 0x3); imx6sl_clocks_init()
221 clks[IMX6SL_CLK_PLL7] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7", "pll7_bypass_src", base + 0x20, 0x3); imx6sl_clocks_init()
223 clks[IMX6SL_PLL1_BYPASS] = imx_clk_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT); imx6sl_clocks_init()
224 clks[IMX6SL_PLL2_BYPASS] = imx_clk_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT); imx6sl_clocks_init()
225 clks[IMX6SL_PLL3_BYPASS] = imx_clk_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT); imx6sl_clocks_init()
226 clks[IMX6SL_PLL4_BYPASS] = imx_clk_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT); imx6sl_clocks_init()
227 clks[IMX6SL_PLL5_BYPASS] = imx_clk_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT); imx6sl_clocks_init()
228 clks[IMX6SL_PLL6_BYPASS] = imx_clk_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT); imx6sl_clocks_init()
229 clks[IMX6SL_PLL7_BYPASS] = imx_clk_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT); imx6sl_clocks_init()
240 clks[IMX6SL_CLK_PLL1_SYS] = imx_clk_gate("pll1_sys", "pll1_bypass", base + 0x00, 13); imx6sl_clocks_init()
241 clks[IMX6SL_CLK_PLL2_BUS] = imx_clk_gate("pll2_bus", "pll2_bypass", base + 0x30, 13); imx6sl_clocks_init()
242 clks[IMX6SL_CLK_PLL3_USB_OTG] = imx_clk_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13); imx6sl_clocks_init()
243 clks[IMX6SL_CLK_PLL4_AUDIO] = imx_clk_gate("pll4_audio", "pll4_bypass", base + 0x70, 13); imx6sl_clocks_init()
244 clks[IMX6SL_CLK_PLL5_VIDEO] = imx_clk_gate("pll5_video", "pll5_bypass", base + 0xa0, 13); imx6sl_clocks_init()
245 clks[IMX6SL_CLK_PLL6_ENET] = imx_clk_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13); imx6sl_clocks_init()
246 clks[IMX6SL_CLK_PLL7_USB_HOST] = imx_clk_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13); imx6sl_clocks_init()
248 clks[IMX6SL_CLK_LVDS1_SEL] = imx_clk_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); imx6sl_clocks_init()
249 clks[IMX6SL_CLK_LVDS1_OUT] = imx_clk_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x160, 10, BIT(12)); imx6sl_clocks_init()
250 clks[IMX6SL_CLK_LVDS1_IN] = imx_clk_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10)); imx6sl_clocks_init()
259 clks[IMX6SL_CLK_USBPHY1] = imx_clk_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); imx6sl_clocks_init()
260 clks[IMX6SL_CLK_USBPHY2] = imx_clk_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); imx6sl_clocks_init()
261 clks[IMX6SL_CLK_USBPHY1_GATE] = imx_clk_gate("usbphy1_gate", "dummy", base + 0x10, 6); imx6sl_clocks_init()
262 clks[IMX6SL_CLK_USBPHY2_GATE] = imx_clk_gate("usbphy2_gate", "dummy", base + 0x20, 6); imx6sl_clocks_init()
265 clks[IMX6SL_CLK_PLL4_POST_DIV] = clk_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); imx6sl_clocks_init()
266 clks[IMX6SL_CLK_PLL4_AUDIO_DIV] = clk_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); imx6sl_clocks_init()
267 clks[IMX6SL_CLK_PLL5_POST_DIV] = clk_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); imx6sl_clocks_init()
268 clks[IMX6SL_CLK_PLL5_VIDEO_DIV] = clk_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); imx6sl_clocks_init()
269 clks[IMX6SL_CLK_ENET_REF] = clk_register_divider_table(NULL, "enet_ref", "pll6_enet", 0, base + 0xe0, 0, 2, 0, clk_enet_ref_table, &imx_ccm_lock); imx6sl_clocks_init()
272 clks[IMX6SL_CLK_PLL2_PFD0] = imx_clk_pfd("pll2_pfd0", "pll2_bus", base + 0x100, 0); imx6sl_clocks_init()
273 clks[IMX6SL_CLK_PLL2_PFD1] = imx_clk_pfd("pll2_pfd1", "pll2_bus", base + 0x100, 1); imx6sl_clocks_init()
274 clks[IMX6SL_CLK_PLL2_PFD2] = imx_clk_pfd("pll2_pfd2", "pll2_bus", base + 0x100, 2); imx6sl_clocks_init()
275 clks[IMX6SL_CLK_PLL3_PFD0] = imx_clk_pfd("pll3_pfd0", "pll3_usb_otg", base + 0xf0, 0); imx6sl_clocks_init()
276 clks[IMX6SL_CLK_PLL3_PFD1] = imx_clk_pfd("pll3_pfd1", "pll3_usb_otg", base + 0xf0, 1); imx6sl_clocks_init()
277 clks[IMX6SL_CLK_PLL3_PFD2] = imx_clk_pfd("pll3_pfd2", "pll3_usb_otg", base + 0xf0, 2); imx6sl_clocks_init()
278 clks[IMX6SL_CLK_PLL3_PFD3] = imx_clk_pfd("pll3_pfd3", "pll3_usb_otg", base + 0xf0, 3); imx6sl_clocks_init()
287 base = of_iomap(np, 0); imx6sl_clocks_init()
288 WARN_ON(!base); imx6sl_clocks_init()
289 ccm_base = base; imx6sl_clocks_init()
292 imx6q_pm_set_ccm_base(base); imx6sl_clocks_init()
295 clks[IMX6SL_CLK_STEP] = imx_clk_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); imx6sl_clocks_init()
296 clks[IMX6SL_CLK_PLL1_SW] = imx_clk_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); imx6sl_clocks_init()
297 clks[IMX6SL_CLK_OCRAM_ALT_SEL] = imx_clk_mux("ocram_alt_sel", base + 0x14, 7, 1, ocram_alt_sels, ARRAY_SIZE(ocram_alt_sels)); imx6sl_clocks_init()
298 clks[IMX6SL_CLK_OCRAM_SEL] = imx_clk_mux("ocram_sel", base + 0x14, 6, 1, ocram_sels, ARRAY_SIZE(ocram_sels)); imx6sl_clocks_init()
299 clks[IMX6SL_CLK_PRE_PERIPH2_SEL] = imx_clk_mux("pre_periph2_sel", base + 0x18, 21, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels)); imx6sl_clocks_init()
300 clks[IMX6SL_CLK_PRE_PERIPH_SEL] = imx_clk_mux("pre_periph_sel", base + 0x18, 18, 2, pre_periph_sels, ARRAY_SIZE(pre_periph_sels)); imx6sl_clocks_init()
301 clks[IMX6SL_CLK_PERIPH2_CLK2_SEL] = imx_clk_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); imx6sl_clocks_init()
302 clks[IMX6SL_CLK_PERIPH_CLK2_SEL] = imx_clk_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); imx6sl_clocks_init()
303 clks[IMX6SL_CLK_CSI_SEL] = imx_clk_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels)); imx6sl_clocks_init()
304 clks[IMX6SL_CLK_LCDIF_AXI_SEL] = imx_clk_mux("lcdif_axi_sel", base + 0x3c, 14, 2, lcdif_axi_sels, ARRAY_SIZE(lcdif_axi_sels)); imx6sl_clocks_init()
305 clks[IMX6SL_CLK_USDHC1_SEL] = imx_clk_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
306 clks[IMX6SL_CLK_USDHC2_SEL] = imx_clk_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
307 clks[IMX6SL_CLK_USDHC3_SEL] = imx_clk_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
308 clks[IMX6SL_CLK_USDHC4_SEL] = imx_clk_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
309 clks[IMX6SL_CLK_SSI1_SEL] = imx_clk_fixup_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
310 clks[IMX6SL_CLK_SSI2_SEL] = imx_clk_fixup_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
311 clks[IMX6SL_CLK_SSI3_SEL] = imx_clk_fixup_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
312 clks[IMX6SL_CLK_PERCLK_SEL] = imx_clk_fixup_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels), imx_cscmr1_fixup); imx6sl_clocks_init()
313 clks[IMX6SL_CLK_PXP_AXI_SEL] = imx_clk_mux("pxp_axi_sel", base + 0x34, 6, 3, pxp_axi_sels, ARRAY_SIZE(pxp_axi_sels)); imx6sl_clocks_init()
314 clks[IMX6SL_CLK_EPDC_AXI_SEL] = imx_clk_mux("epdc_axi_sel", base + 0x34, 15, 3, epdc_axi_sels, ARRAY_SIZE(epdc_axi_sels)); imx6sl_clocks_init()
315 clks[IMX6SL_CLK_GPU2D_OVG_SEL] = imx_clk_mux("gpu2d_ovg_sel", base + 0x18, 4, 2, gpu2d_ovg_sels, ARRAY_SIZE(gpu2d_ovg_sels)); imx6sl_clocks_init()
316 clks[IMX6SL_CLK_GPU2D_SEL] = imx_clk_mux("gpu2d_sel", base + 0x18, 8, 2, gpu2d_sels, ARRAY_SIZE(gpu2d_sels)); imx6sl_clocks_init()
317 clks[IMX6SL_CLK_LCDIF_PIX_SEL] = imx_clk_mux("lcdif_pix_sel", base + 0x38, 6, 3, lcdif_pix_sels, ARRAY_SIZE(lcdif_pix_sels)); imx6sl_clocks_init()
318 clks[IMX6SL_CLK_EPDC_PIX_SEL] = imx_clk_mux("epdc_pix_sel", base + 0x38, 15, 3, epdc_pix_sels, ARRAY_SIZE(epdc_pix_sels)); imx6sl_clocks_init()
319 clks[IMX6SL_CLK_SPDIF0_SEL] = imx_clk_mux("spdif0_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6sl_clocks_init()
320 clks[IMX6SL_CLK_SPDIF1_SEL] = imx_clk_mux("spdif1_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6sl_clocks_init()
321 clks[IMX6SL_CLK_EXTERN_AUDIO_SEL] = imx_clk_mux("extern_audio_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6sl_clocks_init()
322 clks[IMX6SL_CLK_ECSPI_SEL] = imx_clk_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels)); imx6sl_clocks_init()
323 clks[IMX6SL_CLK_UART_SEL] = imx_clk_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels)); imx6sl_clocks_init()
326 clks[IMX6SL_CLK_PERIPH] = imx_clk_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); imx6sl_clocks_init()
327 clks[IMX6SL_CLK_PERIPH2] = imx_clk_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); imx6sl_clocks_init()
330 clks[IMX6SL_CLK_OCRAM_PODF] = imx_clk_divider("ocram_podf", "ocram_sel", base + 0x14, 16, 3); imx6sl_clocks_init()
331 clks[IMX6SL_CLK_PERIPH_CLK2_PODF] = imx_clk_divider("periph_clk2_podf", "periph_clk2_sel", base + 0x14, 27, 3); imx6sl_clocks_init()
332 clks[IMX6SL_CLK_PERIPH2_CLK2_PODF] = imx_clk_divider("periph2_clk2_podf", "periph2_clk2_sel", base + 0x14, 0, 3); imx6sl_clocks_init()
333 clks[IMX6SL_CLK_IPG] = imx_clk_divider("ipg", "ahb", base + 0x14, 8, 2); imx6sl_clocks_init()
334 clks[IMX6SL_CLK_CSI_PODF] = imx_clk_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3); imx6sl_clocks_init()
335 clks[IMX6SL_CLK_LCDIF_AXI_PODF] = imx_clk_divider("lcdif_axi_podf", "lcdif_axi_sel", base + 0x3c, 16, 3); imx6sl_clocks_init()
336 clks[IMX6SL_CLK_USDHC1_PODF] = imx_clk_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); imx6sl_clocks_init()
337 clks[IMX6SL_CLK_USDHC2_PODF] = imx_clk_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); imx6sl_clocks_init()
338 clks[IMX6SL_CLK_USDHC3_PODF] = imx_clk_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); imx6sl_clocks_init()
339 clks[IMX6SL_CLK_USDHC4_PODF] = imx_clk_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); imx6sl_clocks_init()
340 clks[IMX6SL_CLK_SSI1_PRED] = imx_clk_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); imx6sl_clocks_init()
341 clks[IMX6SL_CLK_SSI1_PODF] = imx_clk_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); imx6sl_clocks_init()
342 clks[IMX6SL_CLK_SSI2_PRED] = imx_clk_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); imx6sl_clocks_init()
343 clks[IMX6SL_CLK_SSI2_PODF] = imx_clk_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); imx6sl_clocks_init()
344 clks[IMX6SL_CLK_SSI3_PRED] = imx_clk_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); imx6sl_clocks_init()
345 clks[IMX6SL_CLK_SSI3_PODF] = imx_clk_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); imx6sl_clocks_init()
346 clks[IMX6SL_CLK_PERCLK] = imx_clk_fixup_divider("perclk", "perclk_sel", base + 0x1c, 0, 6, imx_cscmr1_fixup); imx6sl_clocks_init()
347 clks[IMX6SL_CLK_PXP_AXI_PODF] = imx_clk_divider("pxp_axi_podf", "pxp_axi_sel", base + 0x34, 3, 3); imx6sl_clocks_init()
348 clks[IMX6SL_CLK_EPDC_AXI_PODF] = imx_clk_divider("epdc_axi_podf", "epdc_axi_sel", base + 0x34, 12, 3); imx6sl_clocks_init()
349 clks[IMX6SL_CLK_GPU2D_OVG_PODF] = imx_clk_divider("gpu2d_ovg_podf", "gpu2d_ovg_sel", base + 0x18, 26, 3); imx6sl_clocks_init()
350 clks[IMX6SL_CLK_GPU2D_PODF] = imx_clk_divider("gpu2d_podf", "gpu2d_sel", base + 0x18, 29, 3); imx6sl_clocks_init()
351 clks[IMX6SL_CLK_LCDIF_PIX_PRED] = imx_clk_divider("lcdif_pix_pred", "lcdif_pix_sel", base + 0x38, 3, 3); imx6sl_clocks_init()
352 clks[IMX6SL_CLK_EPDC_PIX_PRED] = imx_clk_divider("epdc_pix_pred", "epdc_pix_sel", base + 0x38, 12, 3); imx6sl_clocks_init()
353 clks[IMX6SL_CLK_LCDIF_PIX_PODF] = imx_clk_fixup_divider("lcdif_pix_podf", "lcdif_pix_pred", base + 0x1c, 20, 3, imx_cscmr1_fixup); imx6sl_clocks_init()
354 clks[IMX6SL_CLK_EPDC_PIX_PODF] = imx_clk_divider("epdc_pix_podf", "epdc_pix_pred", base + 0x18, 23, 3); imx6sl_clocks_init()
355 clks[IMX6SL_CLK_SPDIF0_PRED] = imx_clk_divider("spdif0_pred", "spdif0_sel", base + 0x30, 25, 3); imx6sl_clocks_init()
356 clks[IMX6SL_CLK_SPDIF0_PODF] = imx_clk_divider("spdif0_podf", "spdif0_pred", base + 0x30, 22, 3); imx6sl_clocks_init()
357 clks[IMX6SL_CLK_SPDIF1_PRED] = imx_clk_divider("spdif1_pred", "spdif1_sel", base + 0x30, 12, 3); imx6sl_clocks_init()
358 clks[IMX6SL_CLK_SPDIF1_PODF] = imx_clk_divider("spdif1_podf", "spdif1_pred", base + 0x30, 9, 3); imx6sl_clocks_init()
359 clks[IMX6SL_CLK_EXTERN_AUDIO_PRED] = imx_clk_divider("extern_audio_pred", "extern_audio_sel", base + 0x28, 9, 3); imx6sl_clocks_init()
360 clks[IMX6SL_CLK_EXTERN_AUDIO_PODF] = imx_clk_divider("extern_audio_podf", "extern_audio_pred", base + 0x28, 25, 3); imx6sl_clocks_init()
361 clks[IMX6SL_CLK_ECSPI_ROOT] = imx_clk_divider("ecspi_root", "ecspi_sel", base + 0x38, 19, 6); imx6sl_clocks_init()
362 clks[IMX6SL_CLK_UART_ROOT] = imx_clk_divider("uart_root", "uart_sel", base + 0x24, 0, 6); imx6sl_clocks_init()
365 clks[IMX6SL_CLK_AHB] = imx_clk_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); imx6sl_clocks_init()
366 clks[IMX6SL_CLK_MMDC_ROOT] = imx_clk_busy_divider("mmdc", "periph2", base + 0x14, 3, 3, base + 0x48, 2); imx6sl_clocks_init()
367 clks[IMX6SL_CLK_ARM] = imx_clk_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); imx6sl_clocks_init()
370 clks[IMX6SL_CLK_ECSPI1] = imx_clk_gate2("ecspi1", "ecspi_root", base + 0x6c, 0); imx6sl_clocks_init()
371 clks[IMX6SL_CLK_ECSPI2] = imx_clk_gate2("ecspi2", "ecspi_root", base + 0x6c, 2); imx6sl_clocks_init()
372 clks[IMX6SL_CLK_ECSPI3] = imx_clk_gate2("ecspi3", "ecspi_root", base + 0x6c, 4); imx6sl_clocks_init()
373 clks[IMX6SL_CLK_ECSPI4] = imx_clk_gate2("ecspi4", "ecspi_root", base + 0x6c, 6); imx6sl_clocks_init()
374 clks[IMX6SL_CLK_ENET] = imx_clk_gate2("enet", "ipg", base + 0x6c, 10); imx6sl_clocks_init()
375 clks[IMX6SL_CLK_EPIT1] = imx_clk_gate2("epit1", "perclk", base + 0x6c, 12); imx6sl_clocks_init()
376 clks[IMX6SL_CLK_EPIT2] = imx_clk_gate2("epit2", "perclk", base + 0x6c, 14); imx6sl_clocks_init()
377 clks[IMX6SL_CLK_EXTERN_AUDIO] = imx_clk_gate2("extern_audio", "extern_audio_podf", base + 0x6c, 16); imx6sl_clocks_init()
378 clks[IMX6SL_CLK_GPT] = imx_clk_gate2("gpt", "perclk", base + 0x6c, 20); imx6sl_clocks_init()
379 clks[IMX6SL_CLK_GPT_SERIAL] = imx_clk_gate2("gpt_serial", "perclk", base + 0x6c, 22); imx6sl_clocks_init()
380 clks[IMX6SL_CLK_GPU2D_OVG] = imx_clk_gate2("gpu2d_ovg", "gpu2d_ovg_podf", base + 0x6c, 26); imx6sl_clocks_init()
381 clks[IMX6SL_CLK_I2C1] = imx_clk_gate2("i2c1", "perclk", base + 0x70, 6); imx6sl_clocks_init()
382 clks[IMX6SL_CLK_I2C2] = imx_clk_gate2("i2c2", "perclk", base + 0x70, 8); imx6sl_clocks_init()
383 clks[IMX6SL_CLK_I2C3] = imx_clk_gate2("i2c3", "perclk", base + 0x70, 10); imx6sl_clocks_init()
384 clks[IMX6SL_CLK_OCOTP] = imx_clk_gate2("ocotp", "ipg", base + 0x70, 12); imx6sl_clocks_init()
385 clks[IMX6SL_CLK_CSI] = imx_clk_gate2("csi", "csi_podf", base + 0x74, 0); imx6sl_clocks_init()
386 clks[IMX6SL_CLK_PXP_AXI] = imx_clk_gate2("pxp_axi", "pxp_axi_podf", base + 0x74, 2); imx6sl_clocks_init()
387 clks[IMX6SL_CLK_EPDC_AXI] = imx_clk_gate2("epdc_axi", "epdc_axi_podf", base + 0x74, 4); imx6sl_clocks_init()
388 clks[IMX6SL_CLK_LCDIF_AXI] = imx_clk_gate2("lcdif_axi", "lcdif_axi_podf", base + 0x74, 6); imx6sl_clocks_init()
389 clks[IMX6SL_CLK_LCDIF_PIX] = imx_clk_gate2("lcdif_pix", "lcdif_pix_podf", base + 0x74, 8); imx6sl_clocks_init()
390 clks[IMX6SL_CLK_EPDC_PIX] = imx_clk_gate2("epdc_pix", "epdc_pix_podf", base + 0x74, 10); imx6sl_clocks_init()
391 clks[IMX6SL_CLK_OCRAM] = imx_clk_gate2("ocram", "ocram_podf", base + 0x74, 28); imx6sl_clocks_init()
392 clks[IMX6SL_CLK_PWM1] = imx_clk_gate2("pwm1", "perclk", base + 0x78, 16); imx6sl_clocks_init()
393 clks[IMX6SL_CLK_PWM2] = imx_clk_gate2("pwm2", "perclk", base + 0x78, 18); imx6sl_clocks_init()
394 clks[IMX6SL_CLK_PWM3] = imx_clk_gate2("pwm3", "perclk", base + 0x78, 20); imx6sl_clocks_init()
395 clks[IMX6SL_CLK_PWM4] = imx_clk_gate2("pwm4", "perclk", base + 0x78, 22); imx6sl_clocks_init()
396 clks[IMX6SL_CLK_SDMA] = imx_clk_gate2("sdma", "ipg", base + 0x7c, 6); imx6sl_clocks_init()
397 clks[IMX6SL_CLK_SPBA] = imx_clk_gate2("spba", "ipg", base + 0x7c, 12); imx6sl_clocks_init()
398 clks[IMX6SL_CLK_SPDIF] = imx_clk_gate2("spdif", "spdif0_podf", base + 0x7c, 14); imx6sl_clocks_init()
399 clks[IMX6SL_CLK_SSI1_IPG] = imx_clk_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1); imx6sl_clocks_init()
400 clks[IMX6SL_CLK_SSI2_IPG] = imx_clk_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2); imx6sl_clocks_init()
401 clks[IMX6SL_CLK_SSI3_IPG] = imx_clk_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3); imx6sl_clocks_init()
402 clks[IMX6SL_CLK_SSI1] = imx_clk_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1); imx6sl_clocks_init()
403 clks[IMX6SL_CLK_SSI2] = imx_clk_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2); imx6sl_clocks_init()
404 clks[IMX6SL_CLK_SSI3] = imx_clk_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3); imx6sl_clocks_init()
405 clks[IMX6SL_CLK_UART] = imx_clk_gate2("uart", "ipg", base + 0x7c, 24); imx6sl_clocks_init()
406 clks[IMX6SL_CLK_UART_SERIAL] = imx_clk_gate2("uart_serial", "uart_root", base + 0x7c, 26); imx6sl_clocks_init()
407 clks[IMX6SL_CLK_USBOH3] = imx_clk_gate2("usboh3", "ipg", base + 0x80, 0); imx6sl_clocks_init()
408 clks[IMX6SL_CLK_USDHC1] = imx_clk_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); imx6sl_clocks_init()
409 clks[IMX6SL_CLK_USDHC2] = imx_clk_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); imx6sl_clocks_init()
410 clks[IMX6SL_CLK_USDHC3] = imx_clk_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); imx6sl_clocks_init()
411 clks[IMX6SL_CLK_USDHC4] = imx_clk_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); imx6sl_clocks_init()
H A Dclk-imx6sx.c142 void __iomem *base; imx6sx_clocks_init() local
158 base = of_iomap(np, 0); imx6sx_clocks_init()
159 WARN_ON(!base); imx6sx_clocks_init()
161 clks[IMX6SX_PLL1_BYPASS_SRC] = imx_clk_mux("pll1_bypass_src", base + 0x00, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sx_clocks_init()
162 clks[IMX6SX_PLL2_BYPASS_SRC] = imx_clk_mux("pll2_bypass_src", base + 0x30, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sx_clocks_init()
163 clks[IMX6SX_PLL3_BYPASS_SRC] = imx_clk_mux("pll3_bypass_src", base + 0x10, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sx_clocks_init()
164 clks[IMX6SX_PLL4_BYPASS_SRC] = imx_clk_mux("pll4_bypass_src", base + 0x70, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sx_clocks_init()
165 clks[IMX6SX_PLL5_BYPASS_SRC] = imx_clk_mux("pll5_bypass_src", base + 0xa0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sx_clocks_init()
166 clks[IMX6SX_PLL6_BYPASS_SRC] = imx_clk_mux("pll6_bypass_src", base + 0xe0, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sx_clocks_init()
167 clks[IMX6SX_PLL7_BYPASS_SRC] = imx_clk_mux("pll7_bypass_src", base + 0x20, 14, 1, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6sx_clocks_init()
169 /* type name parent_name base div_mask */ imx6sx_clocks_init()
170 clks[IMX6SX_CLK_PLL1] = imx_clk_pllv3(IMX_PLLV3_SYS, "pll1", "pll1_bypass_src", base + 0x00, 0x7f); imx6sx_clocks_init()
171 clks[IMX6SX_CLK_PLL2] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll2", "pll2_bypass_src", base + 0x30, 0x1); imx6sx_clocks_init()
172 clks[IMX6SX_CLK_PLL3] = imx_clk_pllv3(IMX_PLLV3_USB, "pll3", "pll3_bypass_src", base + 0x10, 0x3); imx6sx_clocks_init()
173 clks[IMX6SX_CLK_PLL4] = imx_clk_pllv3(IMX_PLLV3_AV, "pll4", "pll4_bypass_src", base + 0x70, 0x7f); imx6sx_clocks_init()
174 clks[IMX6SX_CLK_PLL5] = imx_clk_pllv3(IMX_PLLV3_AV, "pll5", "pll5_bypass_src", base + 0xa0, 0x7f); imx6sx_clocks_init()
175 clks[IMX6SX_CLK_PLL6] = imx_clk_pllv3(IMX_PLLV3_ENET, "pll6", "pll6_bypass_src", base + 0xe0, 0x3); imx6sx_clocks_init()
176 clks[IMX6SX_CLK_PLL7] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7", "pll7_bypass_src", base + 0x20, 0x3); imx6sx_clocks_init()
178 clks[IMX6SX_PLL1_BYPASS] = imx_clk_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
179 clks[IMX6SX_PLL2_BYPASS] = imx_clk_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
180 clks[IMX6SX_PLL3_BYPASS] = imx_clk_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
181 clks[IMX6SX_PLL4_BYPASS] = imx_clk_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
182 clks[IMX6SX_PLL5_BYPASS] = imx_clk_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
183 clks[IMX6SX_PLL6_BYPASS] = imx_clk_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
184 clks[IMX6SX_PLL7_BYPASS] = imx_clk_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
195 clks[IMX6SX_CLK_PLL1_SYS] = imx_clk_gate("pll1_sys", "pll1_bypass", base + 0x00, 13); imx6sx_clocks_init()
196 clks[IMX6SX_CLK_PLL2_BUS] = imx_clk_gate("pll2_bus", "pll2_bypass", base + 0x30, 13); imx6sx_clocks_init()
197 clks[IMX6SX_CLK_PLL3_USB_OTG] = imx_clk_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13); imx6sx_clocks_init()
198 clks[IMX6SX_CLK_PLL4_AUDIO] = imx_clk_gate("pll4_audio", "pll4_bypass", base + 0x70, 13); imx6sx_clocks_init()
199 clks[IMX6SX_CLK_PLL5_VIDEO] = imx_clk_gate("pll5_video", "pll5_bypass", base + 0xa0, 13); imx6sx_clocks_init()
200 clks[IMX6SX_CLK_PLL6_ENET] = imx_clk_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13); imx6sx_clocks_init()
201 clks[IMX6SX_CLK_PLL7_USB_HOST] = imx_clk_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13); imx6sx_clocks_init()
209 clks[IMX6SX_CLK_USBPHY1] = imx_clk_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); imx6sx_clocks_init()
210 clks[IMX6SX_CLK_USBPHY2] = imx_clk_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); imx6sx_clocks_init()
216 clks[IMX6SX_CLK_USBPHY1_GATE] = imx_clk_gate("usbphy1_gate", "dummy", base + 0x10, 6); imx6sx_clocks_init()
217 clks[IMX6SX_CLK_USBPHY2_GATE] = imx_clk_gate("usbphy2_gate", "dummy", base + 0x20, 6); imx6sx_clocks_init()
221 clks[IMX6SX_CLK_PCIE_REF_125M] = imx_clk_gate("pcie_ref_125m", "pcie_ref", base + 0xe0, 19); imx6sx_clocks_init()
223 clks[IMX6SX_CLK_LVDS1_OUT] = imx_clk_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x160, 10, BIT(12)); imx6sx_clocks_init()
224 clks[IMX6SX_CLK_LVDS1_IN] = imx_clk_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10)); imx6sx_clocks_init()
227 base + 0xe0, 0, 2, 0, clk_enet_ref_table, imx6sx_clocks_init()
230 base + 0xe0, 2, 2, 0, clk_enet_ref_table, imx6sx_clocks_init()
232 clks[IMX6SX_CLK_ENET2_REF_125M] = imx_clk_gate("enet2_ref_125m", "enet2_ref", base + 0xe0, 20); imx6sx_clocks_init()
235 clks[IMX6SX_CLK_ENET_PTP] = imx_clk_gate("enet_ptp_25m", "enet_ptp_ref", base + 0xe0, 21); imx6sx_clocks_init()
238 clks[IMX6SX_CLK_PLL2_PFD0] = imx_clk_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0); imx6sx_clocks_init()
239 clks[IMX6SX_CLK_PLL2_PFD1] = imx_clk_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1); imx6sx_clocks_init()
240 clks[IMX6SX_CLK_PLL2_PFD2] = imx_clk_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2); imx6sx_clocks_init()
241 clks[IMX6SX_CLK_PLL2_PFD3] = imx_clk_pfd("pll2_pfd3_594m", "pll2_bus", base + 0x100, 3); imx6sx_clocks_init()
242 clks[IMX6SX_CLK_PLL3_PFD0] = imx_clk_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0); imx6sx_clocks_init()
243 clks[IMX6SX_CLK_PLL3_PFD1] = imx_clk_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1); imx6sx_clocks_init()
244 clks[IMX6SX_CLK_PLL3_PFD2] = imx_clk_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2); imx6sx_clocks_init()
245 clks[IMX6SX_CLK_PLL3_PFD3] = imx_clk_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3); imx6sx_clocks_init()
256 CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); imx6sx_clocks_init()
258 CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); imx6sx_clocks_init()
260 CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); imx6sx_clocks_init()
262 CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); imx6sx_clocks_init()
265 clks[IMX6SX_CLK_LVDS1_SEL] = imx_clk_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); imx6sx_clocks_init()
268 base = of_iomap(np, 0); imx6sx_clocks_init()
269 WARN_ON(!base); imx6sx_clocks_init()
271 imx6q_pm_set_ccm_base(base); imx6sx_clocks_init()
274 clks[IMX6SX_CLK_STEP] = imx_clk_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); imx6sx_clocks_init()
275 clks[IMX6SX_CLK_PLL1_SW] = imx_clk_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); imx6sx_clocks_init()
276 clks[IMX6SX_CLK_OCRAM_SEL] = imx_clk_mux("ocram_sel", base + 0x14, 6, 2, ocram_sels, ARRAY_SIZE(ocram_sels)); imx6sx_clocks_init()
277 clks[IMX6SX_CLK_PERIPH_PRE] = imx_clk_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); imx6sx_clocks_init()
278 clks[IMX6SX_CLK_PERIPH2_PRE] = imx_clk_mux("periph2_pre", base + 0x18, 21, 2, periph2_pre_sels, ARRAY_SIZE(periph2_pre_sels)); imx6sx_clocks_init()
279 clks[IMX6SX_CLK_PERIPH_CLK2_SEL] = imx_clk_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); imx6sx_clocks_init()
280 clks[IMX6SX_CLK_PERIPH2_CLK2_SEL] = imx_clk_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); imx6sx_clocks_init()
281 clks[IMX6SX_CLK_PCIE_AXI_SEL] = imx_clk_mux("pcie_axi_sel", base + 0x18, 10, 1, pcie_axi_sels, ARRAY_SIZE(pcie_axi_sels)); imx6sx_clocks_init()
282 clks[IMX6SX_CLK_GPU_AXI_SEL] = imx_clk_mux("gpu_axi_sel", base + 0x18, 8, 2, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); imx6sx_clocks_init()
283 clks[IMX6SX_CLK_GPU_CORE_SEL] = imx_clk_mux("gpu_core_sel", base + 0x18, 4, 2, gpu_core_sels, ARRAY_SIZE(gpu_core_sels)); imx6sx_clocks_init()
284 clks[IMX6SX_CLK_EIM_SLOW_SEL] = imx_clk_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels, ARRAY_SIZE(eim_slow_sels)); imx6sx_clocks_init()
285 clks[IMX6SX_CLK_USDHC1_SEL] = imx_clk_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); imx6sx_clocks_init()
286 clks[IMX6SX_CLK_USDHC2_SEL] = imx_clk_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); imx6sx_clocks_init()
287 clks[IMX6SX_CLK_USDHC3_SEL] = imx_clk_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); imx6sx_clocks_init()
288 clks[IMX6SX_CLK_USDHC4_SEL] = imx_clk_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels)); imx6sx_clocks_init()
289 clks[IMX6SX_CLK_SSI3_SEL] = imx_clk_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels)); imx6sx_clocks_init()
290 clks[IMX6SX_CLK_SSI2_SEL] = imx_clk_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels)); imx6sx_clocks_init()
291 clks[IMX6SX_CLK_SSI1_SEL] = imx_clk_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels)); imx6sx_clocks_init()
292 clks[IMX6SX_CLK_QSPI1_SEL] = imx_clk_mux_flags("qspi1_sel", base + 0x1c, 7, 3, qspi1_sels, ARRAY_SIZE(qspi1_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
293 clks[IMX6SX_CLK_PERCLK_SEL] = imx_clk_mux("perclk_sel", base + 0x1c, 6, 1, perclk_sels, ARRAY_SIZE(perclk_sels)); imx6sx_clocks_init()
294 clks[IMX6SX_CLK_VID_SEL] = imx_clk_mux("vid_sel", base + 0x20, 21, 3, vid_sels, ARRAY_SIZE(vid_sels)); imx6sx_clocks_init()
295 clks[IMX6SX_CLK_ESAI_SEL] = imx_clk_mux("esai_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6sx_clocks_init()
296 clks[IMX6SX_CLK_CAN_SEL] = imx_clk_mux("can_sel", base + 0x20, 8, 2, can_sels, ARRAY_SIZE(can_sels)); imx6sx_clocks_init()
297 clks[IMX6SX_CLK_UART_SEL] = imx_clk_mux("uart_sel", base + 0x24, 6, 1, uart_sels, ARRAY_SIZE(uart_sels)); imx6sx_clocks_init()
298 clks[IMX6SX_CLK_QSPI2_SEL] = imx_clk_mux_flags("qspi2_sel", base + 0x2c, 15, 3, qspi2_sels, ARRAY_SIZE(qspi2_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
299 clks[IMX6SX_CLK_SPDIF_SEL] = imx_clk_mux("spdif_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6sx_clocks_init()
300 clks[IMX6SX_CLK_AUDIO_SEL] = imx_clk_mux("audio_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6sx_clocks_init()
301 clks[IMX6SX_CLK_ENET_PRE_SEL] = imx_clk_mux("enet_pre_sel", base + 0x34, 15, 3, enet_pre_sels, ARRAY_SIZE(enet_pre_sels)); imx6sx_clocks_init()
302 clks[IMX6SX_CLK_ENET_SEL] = imx_clk_mux("enet_sel", base + 0x34, 9, 3, enet_sels, ARRAY_SIZE(enet_sels)); imx6sx_clocks_init()
303 clks[IMX6SX_CLK_M4_PRE_SEL] = imx_clk_mux("m4_pre_sel", base + 0x34, 6, 3, m4_pre_sels, ARRAY_SIZE(m4_pre_sels)); imx6sx_clocks_init()
304 clks[IMX6SX_CLK_M4_SEL] = imx_clk_mux("m4_sel", base + 0x34, 0, 3, m4_sels, ARRAY_SIZE(m4_sels)); imx6sx_clocks_init()
305 clks[IMX6SX_CLK_ECSPI_SEL] = imx_clk_mux("ecspi_sel", base + 0x38, 18, 1, ecspi_sels, ARRAY_SIZE(ecspi_sels)); imx6sx_clocks_init()
306 clks[IMX6SX_CLK_LCDIF2_PRE_SEL] = imx_clk_mux("lcdif2_pre_sel", base + 0x38, 6, 3, lcdif2_pre_sels, ARRAY_SIZE(lcdif2_pre_sels)); imx6sx_clocks_init()
307 clks[IMX6SX_CLK_LCDIF2_SEL] = imx_clk_mux("lcdif2_sel", base + 0x38, 0, 3, lcdif2_sels, ARRAY_SIZE(lcdif2_sels)); imx6sx_clocks_init()
308 clks[IMX6SX_CLK_DISPLAY_SEL] = imx_clk_mux("display_sel", base + 0x3c, 14, 2, display_sels, ARRAY_SIZE(display_sels)); imx6sx_clocks_init()
309 clks[IMX6SX_CLK_CSI_SEL] = imx_clk_mux("csi_sel", base + 0x3c, 9, 2, csi_sels, ARRAY_SIZE(csi_sels)); imx6sx_clocks_init()
310 clks[IMX6SX_CLK_CKO1_SEL] = imx_clk_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels)); imx6sx_clocks_init()
311 clks[IMX6SX_CLK_CKO2_SEL] = imx_clk_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels)); imx6sx_clocks_init()
312 clks[IMX6SX_CLK_CKO] = imx_clk_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels)); imx6sx_clocks_init()
314 clks[IMX6SX_CLK_LDB_DI1_DIV_SEL] = imx_clk_mux_flags("ldb_di1_div_sel", base + 0x20, 11, 1, ldb_di1_div_sels, ARRAY_SIZE(ldb_di1_div_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
315 clks[IMX6SX_CLK_LDB_DI0_DIV_SEL] = imx_clk_mux_flags("ldb_di0_div_sel", base + 0x20, 10, 1, ldb_di0_div_sels, ARRAY_SIZE(ldb_di0_div_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
316 clks[IMX6SX_CLK_LDB_DI1_SEL] = imx_clk_mux_flags("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di1_sels, ARRAY_SIZE(ldb_di1_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
317 clks[IMX6SX_CLK_LDB_DI0_SEL] = imx_clk_mux_flags("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di0_sels, ARRAY_SIZE(ldb_di0_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
318 clks[IMX6SX_CLK_LCDIF1_PRE_SEL] = imx_clk_mux_flags("lcdif1_pre_sel", base + 0x38, 15, 3, lcdif1_pre_sels, ARRAY_SIZE(lcdif1_pre_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
319 clks[IMX6SX_CLK_LCDIF1_SEL] = imx_clk_mux_flags("lcdif1_sel", base + 0x38, 9, 3, lcdif1_sels, ARRAY_SIZE(lcdif1_sels), CLK_SET_RATE_PARENT); imx6sx_clocks_init()
322 clks[IMX6SX_CLK_PERIPH_CLK2] = imx_clk_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3); imx6sx_clocks_init()
323 clks[IMX6SX_CLK_PERIPH2_CLK2] = imx_clk_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3); imx6sx_clocks_init()
324 clks[IMX6SX_CLK_IPG] = imx_clk_divider("ipg", "ahb", base + 0x14, 8, 2); imx6sx_clocks_init()
325 clks[IMX6SX_CLK_GPU_CORE_PODF] = imx_clk_divider("gpu_core_podf", "gpu_core_sel", base + 0x18, 29, 3); imx6sx_clocks_init()
326 clks[IMX6SX_CLK_GPU_AXI_PODF] = imx_clk_divider("gpu_axi_podf", "gpu_axi_sel", base + 0x18, 26, 3); imx6sx_clocks_init()
327 clks[IMX6SX_CLK_LCDIF1_PODF] = imx_clk_divider("lcdif1_podf", "lcdif1_pred", base + 0x18, 23, 3); imx6sx_clocks_init()
328 clks[IMX6SX_CLK_QSPI1_PODF] = imx_clk_divider("qspi1_podf", "qspi1_sel", base + 0x1c, 26, 3); imx6sx_clocks_init()
329 clks[IMX6SX_CLK_EIM_SLOW_PODF] = imx_clk_divider("eim_slow_podf", "eim_slow_sel", base + 0x1c, 23, 3); imx6sx_clocks_init()
330 clks[IMX6SX_CLK_LCDIF2_PODF] = imx_clk_divider("lcdif2_podf", "lcdif2_pred", base + 0x1c, 20, 3); imx6sx_clocks_init()
331 clks[IMX6SX_CLK_PERCLK] = imx_clk_divider("perclk", "perclk_sel", base + 0x1c, 0, 6); imx6sx_clocks_init()
332 clks[IMX6SX_CLK_VID_PODF] = imx_clk_divider("vid_podf", "vid_sel", base + 0x20, 24, 2); imx6sx_clocks_init()
333 clks[IMX6SX_CLK_CAN_PODF] = imx_clk_divider("can_podf", "can_sel", base + 0x20, 2, 6); imx6sx_clocks_init()
334 clks[IMX6SX_CLK_USDHC4_PODF] = imx_clk_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); imx6sx_clocks_init()
335 clks[IMX6SX_CLK_USDHC3_PODF] = imx_clk_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); imx6sx_clocks_init()
336 clks[IMX6SX_CLK_USDHC2_PODF] = imx_clk_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); imx6sx_clocks_init()
337 clks[IMX6SX_CLK_USDHC1_PODF] = imx_clk_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); imx6sx_clocks_init()
338 clks[IMX6SX_CLK_UART_PODF] = imx_clk_divider("uart_podf", "uart_sel", base + 0x24, 0, 6); imx6sx_clocks_init()
339 clks[IMX6SX_CLK_ESAI_PRED] = imx_clk_divider("esai_pred", "esai_sel", base + 0x28, 9, 3); imx6sx_clocks_init()
340 clks[IMX6SX_CLK_ESAI_PODF] = imx_clk_divider("esai_podf", "esai_pred", base + 0x28, 25, 3); imx6sx_clocks_init()
341 clks[IMX6SX_CLK_SSI3_PRED] = imx_clk_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); imx6sx_clocks_init()
342 clks[IMX6SX_CLK_SSI3_PODF] = imx_clk_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); imx6sx_clocks_init()
343 clks[IMX6SX_CLK_SSI1_PRED] = imx_clk_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); imx6sx_clocks_init()
344 clks[IMX6SX_CLK_SSI1_PODF] = imx_clk_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); imx6sx_clocks_init()
345 clks[IMX6SX_CLK_QSPI2_PRED] = imx_clk_divider("qspi2_pred", "qspi2_sel", base + 0x2c, 18, 3); imx6sx_clocks_init()
346 clks[IMX6SX_CLK_QSPI2_PODF] = imx_clk_divider("qspi2_podf", "qspi2_pred", base + 0x2c, 21, 6); imx6sx_clocks_init()
347 clks[IMX6SX_CLK_SSI2_PRED] = imx_clk_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); imx6sx_clocks_init()
348 clks[IMX6SX_CLK_SSI2_PODF] = imx_clk_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); imx6sx_clocks_init()
349 clks[IMX6SX_CLK_SPDIF_PRED] = imx_clk_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3); imx6sx_clocks_init()
350 clks[IMX6SX_CLK_SPDIF_PODF] = imx_clk_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3); imx6sx_clocks_init()
351 clks[IMX6SX_CLK_AUDIO_PRED] = imx_clk_divider("audio_pred", "audio_sel", base + 0x30, 12, 3); imx6sx_clocks_init()
352 clks[IMX6SX_CLK_AUDIO_PODF] = imx_clk_divider("audio_podf", "audio_pred", base + 0x30, 9, 3); imx6sx_clocks_init()
353 clks[IMX6SX_CLK_ENET_PODF] = imx_clk_divider("enet_podf", "enet_pre_sel", base + 0x34, 12, 3); imx6sx_clocks_init()
354 clks[IMX6SX_CLK_M4_PODF] = imx_clk_divider("m4_podf", "m4_sel", base + 0x34, 3, 3); imx6sx_clocks_init()
355 clks[IMX6SX_CLK_ECSPI_PODF] = imx_clk_divider("ecspi_podf", "ecspi_sel", base + 0x38, 19, 6); imx6sx_clocks_init()
356 clks[IMX6SX_CLK_LCDIF1_PRED] = imx_clk_divider("lcdif1_pred", "lcdif1_pre_sel", base + 0x38, 12, 3); imx6sx_clocks_init()
357 clks[IMX6SX_CLK_LCDIF2_PRED] = imx_clk_divider("lcdif2_pred", "lcdif2_pre_sel", base + 0x38, 3, 3); imx6sx_clocks_init()
358 clks[IMX6SX_CLK_DISPLAY_PODF] = imx_clk_divider("display_podf", "display_sel", base + 0x3c, 16, 3); imx6sx_clocks_init()
359 clks[IMX6SX_CLK_CSI_PODF] = imx_clk_divider("csi_podf", "csi_sel", base + 0x3c, 11, 3); imx6sx_clocks_init()
360 clks[IMX6SX_CLK_CKO1_PODF] = imx_clk_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3); imx6sx_clocks_init()
361 clks[IMX6SX_CLK_CKO2_PODF] = imx_clk_divider("cko2_podf", "cko2_sel", base + 0x60, 21, 3); imx6sx_clocks_init()
369 clks[IMX6SX_CLK_PERIPH] = imx_clk_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); imx6sx_clocks_init()
370 clks[IMX6SX_CLK_PERIPH2] = imx_clk_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); imx6sx_clocks_init()
372 clks[IMX6SX_CLK_OCRAM_PODF] = imx_clk_busy_divider("ocram_podf", "ocram_sel", base + 0x14, 16, 3, base + 0x48, 0); imx6sx_clocks_init()
373 clks[IMX6SX_CLK_AHB] = imx_clk_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); imx6sx_clocks_init()
374 clks[IMX6SX_CLK_MMDC_PODF] = imx_clk_busy_divider("mmdc_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2); imx6sx_clocks_init()
375 clks[IMX6SX_CLK_ARM] = imx_clk_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); imx6sx_clocks_init()
379 clks[IMX6SX_CLK_AIPS_TZ1] = imx_clk_gate2("aips_tz1", "ahb", base + 0x68, 0); imx6sx_clocks_init()
380 clks[IMX6SX_CLK_AIPS_TZ2] = imx_clk_gate2("aips_tz2", "ahb", base + 0x68, 2); imx6sx_clocks_init()
381 clks[IMX6SX_CLK_APBH_DMA] = imx_clk_gate2("apbh_dma", "usdhc3", base + 0x68, 4); imx6sx_clocks_init()
382 clks[IMX6SX_CLK_ASRC_MEM] = imx_clk_gate2_shared("asrc_mem", "ahb", base + 0x68, 6, &share_count_asrc); imx6sx_clocks_init()
383 clks[IMX6SX_CLK_ASRC_IPG] = imx_clk_gate2_shared("asrc_ipg", "ahb", base + 0x68, 6, &share_count_asrc); imx6sx_clocks_init()
384 clks[IMX6SX_CLK_CAAM_MEM] = imx_clk_gate2("caam_mem", "ahb", base + 0x68, 8); imx6sx_clocks_init()
385 clks[IMX6SX_CLK_CAAM_ACLK] = imx_clk_gate2("caam_aclk", "ahb", base + 0x68, 10); imx6sx_clocks_init()
386 clks[IMX6SX_CLK_CAAM_IPG] = imx_clk_gate2("caam_ipg", "ipg", base + 0x68, 12); imx6sx_clocks_init()
387 clks[IMX6SX_CLK_CAN1_IPG] = imx_clk_gate2("can1_ipg", "ipg", base + 0x68, 14); imx6sx_clocks_init()
388 clks[IMX6SX_CLK_CAN1_SERIAL] = imx_clk_gate2("can1_serial", "can_podf", base + 0x68, 16); imx6sx_clocks_init()
389 clks[IMX6SX_CLK_CAN2_IPG] = imx_clk_gate2("can2_ipg", "ipg", base + 0x68, 18); imx6sx_clocks_init()
390 clks[IMX6SX_CLK_CAN2_SERIAL] = imx_clk_gate2("can2_serial", "can_podf", base + 0x68, 20); imx6sx_clocks_init()
391 clks[IMX6SX_CLK_DCIC1] = imx_clk_gate2("dcic1", "display_podf", base + 0x68, 24); imx6sx_clocks_init()
392 clks[IMX6SX_CLK_DCIC2] = imx_clk_gate2("dcic2", "display_podf", base + 0x68, 26); imx6sx_clocks_init()
393 clks[IMX6SX_CLK_AIPS_TZ3] = imx_clk_gate2("aips_tz3", "ahb", base + 0x68, 30); imx6sx_clocks_init()
396 clks[IMX6SX_CLK_ECSPI1] = imx_clk_gate2("ecspi1", "ecspi_podf", base + 0x6c, 0); imx6sx_clocks_init()
397 clks[IMX6SX_CLK_ECSPI2] = imx_clk_gate2("ecspi2", "ecspi_podf", base + 0x6c, 2); imx6sx_clocks_init()
398 clks[IMX6SX_CLK_ECSPI3] = imx_clk_gate2("ecspi3", "ecspi_podf", base + 0x6c, 4); imx6sx_clocks_init()
399 clks[IMX6SX_CLK_ECSPI4] = imx_clk_gate2("ecspi4", "ecspi_podf", base + 0x6c, 6); imx6sx_clocks_init()
400 clks[IMX6SX_CLK_ECSPI5] = imx_clk_gate2("ecspi5", "ecspi_podf", base + 0x6c, 8); imx6sx_clocks_init()
401 clks[IMX6SX_CLK_EPIT1] = imx_clk_gate2("epit1", "perclk", base + 0x6c, 12); imx6sx_clocks_init()
402 clks[IMX6SX_CLK_EPIT2] = imx_clk_gate2("epit2", "perclk", base + 0x6c, 14); imx6sx_clocks_init()
403 clks[IMX6SX_CLK_ESAI_EXTAL] = imx_clk_gate2_shared("esai_extal", "esai_podf", base + 0x6c, 16, &share_count_esai); imx6sx_clocks_init()
404 clks[IMX6SX_CLK_ESAI_IPG] = imx_clk_gate2_shared("esai_ipg", "ahb", base + 0x6c, 16, &share_count_esai); imx6sx_clocks_init()
405 clks[IMX6SX_CLK_ESAI_MEM] = imx_clk_gate2_shared("esai_mem", "ahb", base + 0x6c, 16, &share_count_esai); imx6sx_clocks_init()
406 clks[IMX6SX_CLK_WAKEUP] = imx_clk_gate2("wakeup", "ipg", base + 0x6c, 18); imx6sx_clocks_init()
407 clks[IMX6SX_CLK_GPT_BUS] = imx_clk_gate2("gpt_bus", "perclk", base + 0x6c, 20); imx6sx_clocks_init()
408 clks[IMX6SX_CLK_GPT_SERIAL] = imx_clk_gate2("gpt_serial", "perclk", base + 0x6c, 22); imx6sx_clocks_init()
409 clks[IMX6SX_CLK_GPU] = imx_clk_gate2("gpu", "gpu_core_podf", base + 0x6c, 26); imx6sx_clocks_init()
410 clks[IMX6SX_CLK_CANFD] = imx_clk_gate2("canfd", "can_podf", base + 0x6c, 30); imx6sx_clocks_init()
413 clks[IMX6SX_CLK_CSI] = imx_clk_gate2("csi", "csi_podf", base + 0x70, 2); imx6sx_clocks_init()
414 clks[IMX6SX_CLK_I2C1] = imx_clk_gate2("i2c1", "perclk", base + 0x70, 6); imx6sx_clocks_init()
415 clks[IMX6SX_CLK_I2C2] = imx_clk_gate2("i2c2", "perclk", base + 0x70, 8); imx6sx_clocks_init()
416 clks[IMX6SX_CLK_I2C3] = imx_clk_gate2("i2c3", "perclk", base + 0x70, 10); imx6sx_clocks_init()
417 clks[IMX6SX_CLK_OCOTP] = imx_clk_gate2("ocotp", "ipg", base + 0x70, 12); imx6sx_clocks_init()
418 clks[IMX6SX_CLK_IOMUXC] = imx_clk_gate2("iomuxc", "lcdif1_podf", base + 0x70, 14); imx6sx_clocks_init()
419 clks[IMX6SX_CLK_IPMUX1] = imx_clk_gate2("ipmux1", "ahb", base + 0x70, 16); imx6sx_clocks_init()
420 clks[IMX6SX_CLK_IPMUX2] = imx_clk_gate2("ipmux2", "ahb", base + 0x70, 18); imx6sx_clocks_init()
421 clks[IMX6SX_CLK_IPMUX3] = imx_clk_gate2("ipmux3", "ahb", base + 0x70, 20); imx6sx_clocks_init()
422 clks[IMX6SX_CLK_TZASC1] = imx_clk_gate2("tzasc1", "mmdc_podf", base + 0x70, 22); imx6sx_clocks_init()
423 clks[IMX6SX_CLK_LCDIF_APB] = imx_clk_gate2("lcdif_apb", "display_podf", base + 0x70, 28); imx6sx_clocks_init()
424 clks[IMX6SX_CLK_PXP_AXI] = imx_clk_gate2("pxp_axi", "display_podf", base + 0x70, 30); imx6sx_clocks_init()
427 clks[IMX6SX_CLK_M4] = imx_clk_gate2("m4", "m4_podf", base + 0x74, 2); imx6sx_clocks_init()
428 clks[IMX6SX_CLK_ENET] = imx_clk_gate2("enet", "ipg", base + 0x74, 4); imx6sx_clocks_init()
429 clks[IMX6SX_CLK_ENET_AHB] = imx_clk_gate2("enet_ahb", "enet_sel", base + 0x74, 4); imx6sx_clocks_init()
430 clks[IMX6SX_CLK_DISPLAY_AXI] = imx_clk_gate2("display_axi", "display_podf", base + 0x74, 6); imx6sx_clocks_init()
431 clks[IMX6SX_CLK_LCDIF2_PIX] = imx_clk_gate2("lcdif2_pix", "lcdif2_sel", base + 0x74, 8); imx6sx_clocks_init()
432 clks[IMX6SX_CLK_LCDIF1_PIX] = imx_clk_gate2("lcdif1_pix", "lcdif1_sel", base + 0x74, 10); imx6sx_clocks_init()
433 clks[IMX6SX_CLK_LDB_DI0] = imx_clk_gate2("ldb_di0", "ldb_di0_div_sel", base + 0x74, 12); imx6sx_clocks_init()
434 clks[IMX6SX_CLK_QSPI1] = imx_clk_gate2("qspi1", "qspi1_podf", base + 0x74, 14); imx6sx_clocks_init()
435 clks[IMX6SX_CLK_MLB] = imx_clk_gate2("mlb", "ahb", base + 0x74, 18); imx6sx_clocks_init()
436 clks[IMX6SX_CLK_MMDC_P0_FAST] = imx_clk_gate2("mmdc_p0_fast", "mmdc_podf", base + 0x74, 20); imx6sx_clocks_init()
437 clks[IMX6SX_CLK_MMDC_P0_IPG] = imx_clk_gate2("mmdc_p0_ipg", "ipg", base + 0x74, 24); imx6sx_clocks_init()
438 clks[IMX6SX_CLK_OCRAM] = imx_clk_gate2("ocram", "ocram_podf", base + 0x74, 28); imx6sx_clocks_init()
441 clks[IMX6SX_CLK_PCIE_AXI] = imx_clk_gate2("pcie_axi", "display_podf", base + 0x78, 0); imx6sx_clocks_init()
442 clks[IMX6SX_CLK_QSPI2] = imx_clk_gate2("qspi2", "qspi2_podf", base + 0x78, 10); imx6sx_clocks_init()
443 clks[IMX6SX_CLK_PER1_BCH] = imx_clk_gate2("per1_bch", "usdhc3", base + 0x78, 12); imx6sx_clocks_init()
444 clks[IMX6SX_CLK_PER2_MAIN] = imx_clk_gate2("per2_main", "ahb", base + 0x78, 14); imx6sx_clocks_init()
445 clks[IMX6SX_CLK_PWM1] = imx_clk_gate2("pwm1", "perclk", base + 0x78, 16); imx6sx_clocks_init()
446 clks[IMX6SX_CLK_PWM2] = imx_clk_gate2("pwm2", "perclk", base + 0x78, 18); imx6sx_clocks_init()
447 clks[IMX6SX_CLK_PWM3] = imx_clk_gate2("pwm3", "perclk", base + 0x78, 20); imx6sx_clocks_init()
448 clks[IMX6SX_CLK_PWM4] = imx_clk_gate2("pwm4", "perclk", base + 0x78, 22); imx6sx_clocks_init()
449 clks[IMX6SX_CLK_GPMI_BCH_APB] = imx_clk_gate2("gpmi_bch_apb", "usdhc3", base + 0x78, 24); imx6sx_clocks_init()
450 clks[IMX6SX_CLK_GPMI_BCH] = imx_clk_gate2("gpmi_bch", "usdhc4", base + 0x78, 26); imx6sx_clocks_init()
451 clks[IMX6SX_CLK_GPMI_IO] = imx_clk_gate2("gpmi_io", "qspi2_podf", base + 0x78, 28); imx6sx_clocks_init()
452 clks[IMX6SX_CLK_GPMI_APB] = imx_clk_gate2("gpmi_apb", "usdhc3", base + 0x78, 30); imx6sx_clocks_init()
455 clks[IMX6SX_CLK_ROM] = imx_clk_gate2("rom", "ahb", base + 0x7c, 0); imx6sx_clocks_init()
456 clks[IMX6SX_CLK_SDMA] = imx_clk_gate2("sdma", "ahb", base + 0x7c, 6); imx6sx_clocks_init()
457 clks[IMX6SX_CLK_SPBA] = imx_clk_gate2("spba", "ipg", base + 0x7c, 12); imx6sx_clocks_init()
458 clks[IMX6SX_CLK_AUDIO] = imx_clk_gate2_shared("audio", "audio_podf", base + 0x7c, 14, &share_count_audio); imx6sx_clocks_init()
459 clks[IMX6SX_CLK_SPDIF] = imx_clk_gate2_shared("spdif", "spdif_podf", base + 0x7c, 14, &share_count_audio); imx6sx_clocks_init()
460 clks[IMX6SX_CLK_SSI1_IPG] = imx_clk_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1); imx6sx_clocks_init()
461 clks[IMX6SX_CLK_SSI2_IPG] = imx_clk_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2); imx6sx_clocks_init()
462 clks[IMX6SX_CLK_SSI3_IPG] = imx_clk_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3); imx6sx_clocks_init()
463 clks[IMX6SX_CLK_SSI1] = imx_clk_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1); imx6sx_clocks_init()
464 clks[IMX6SX_CLK_SSI2] = imx_clk_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2); imx6sx_clocks_init()
465 clks[IMX6SX_CLK_SSI3] = imx_clk_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3); imx6sx_clocks_init()
466 clks[IMX6SX_CLK_UART_IPG] = imx_clk_gate2("uart_ipg", "ipg", base + 0x7c, 24); imx6sx_clocks_init()
467 clks[IMX6SX_CLK_UART_SERIAL] = imx_clk_gate2("uart_serial", "uart_podf", base + 0x7c, 26); imx6sx_clocks_init()
468 clks[IMX6SX_CLK_SAI1_IPG] = imx_clk_gate2("sai1_ipg", "ipg", base + 0x7c, 28); imx6sx_clocks_init()
469 clks[IMX6SX_CLK_SAI2_IPG] = imx_clk_gate2("sai2_ipg", "ipg", base + 0x7c, 30); imx6sx_clocks_init()
470 clks[IMX6SX_CLK_SAI1] = imx_clk_gate2("sai1", "ssi1_podf", base + 0x7c, 28); imx6sx_clocks_init()
471 clks[IMX6SX_CLK_SAI2] = imx_clk_gate2("sai2", "ssi2_podf", base + 0x7c, 30); imx6sx_clocks_init()
474 clks[IMX6SX_CLK_USBOH3] = imx_clk_gate2("usboh3", "ipg", base + 0x80, 0); imx6sx_clocks_init()
475 clks[IMX6SX_CLK_USDHC1] = imx_clk_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); imx6sx_clocks_init()
476 clks[IMX6SX_CLK_USDHC2] = imx_clk_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); imx6sx_clocks_init()
477 clks[IMX6SX_CLK_USDHC3] = imx_clk_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); imx6sx_clocks_init()
478 clks[IMX6SX_CLK_USDHC4] = imx_clk_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); imx6sx_clocks_init()
479 clks[IMX6SX_CLK_EIM_SLOW] = imx_clk_gate2("eim_slow", "eim_slow_podf", base + 0x80, 10); imx6sx_clocks_init()
480 clks[IMX6SX_CLK_PWM8] = imx_clk_gate2("pwm8", "perclk", base + 0x80, 16); imx6sx_clocks_init()
481 clks[IMX6SX_CLK_VADC] = imx_clk_gate2("vadc", "vid_podf", base + 0x80, 20); imx6sx_clocks_init()
482 clks[IMX6SX_CLK_GIS] = imx_clk_gate2("gis", "display_podf", base + 0x80, 22); imx6sx_clocks_init()
483 clks[IMX6SX_CLK_I2C4] = imx_clk_gate2("i2c4", "perclk", base + 0x80, 24); imx6sx_clocks_init()
484 clks[IMX6SX_CLK_PWM5] = imx_clk_gate2("pwm5", "perclk", base + 0x80, 26); imx6sx_clocks_init()
485 clks[IMX6SX_CLK_PWM6] = imx_clk_gate2("pwm6", "perclk", base + 0x80, 28); imx6sx_clocks_init()
486 clks[IMX6SX_CLK_PWM7] = imx_clk_gate2("pwm7", "perclk", base + 0x80, 30); imx6sx_clocks_init()
488 clks[IMX6SX_CLK_CKO1] = imx_clk_gate("cko1", "cko1_podf", base + 0x60, 7); imx6sx_clocks_init()
489 clks[IMX6SX_CLK_CKO2] = imx_clk_gate("cko2", "cko2_podf", base + 0x60, 24); imx6sx_clocks_init()
492 writel_relaxed(BM_CCM_CCDR_MMDC_CH0_MASK, base + CCDR); imx6sx_clocks_init()
H A Dclk-imx6q.c127 void __iomem *base; imx6q_clocks_init() local
140 base = of_iomap(np, 0); imx6q_clocks_init()
141 WARN_ON(!base); imx6q_clocks_init()
151 clk[IMX6QDL_PLL1_BYPASS_SRC] = imx_clk_mux("pll1_bypass_src", base + 0x00, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6q_clocks_init()
152 clk[IMX6QDL_PLL2_BYPASS_SRC] = imx_clk_mux("pll2_bypass_src", base + 0x30, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6q_clocks_init()
153 clk[IMX6QDL_PLL3_BYPASS_SRC] = imx_clk_mux("pll3_bypass_src", base + 0x10, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6q_clocks_init()
154 clk[IMX6QDL_PLL4_BYPASS_SRC] = imx_clk_mux("pll4_bypass_src", base + 0x70, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6q_clocks_init()
155 clk[IMX6QDL_PLL5_BYPASS_SRC] = imx_clk_mux("pll5_bypass_src", base + 0xa0, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6q_clocks_init()
156 clk[IMX6QDL_PLL6_BYPASS_SRC] = imx_clk_mux("pll6_bypass_src", base + 0xe0, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6q_clocks_init()
157 clk[IMX6QDL_PLL7_BYPASS_SRC] = imx_clk_mux("pll7_bypass_src", base + 0x20, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); imx6q_clocks_init()
159 /* type name parent_name base div_mask */ imx6q_clocks_init()
160 clk[IMX6QDL_CLK_PLL1] = imx_clk_pllv3(IMX_PLLV3_SYS, "pll1", "pll1_bypass_src", base + 0x00, 0x7f); imx6q_clocks_init()
161 clk[IMX6QDL_CLK_PLL2] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll2", "pll2_bypass_src", base + 0x30, 0x1); imx6q_clocks_init()
162 clk[IMX6QDL_CLK_PLL3] = imx_clk_pllv3(IMX_PLLV3_USB, "pll3", "pll3_bypass_src", base + 0x10, 0x3); imx6q_clocks_init()
163 clk[IMX6QDL_CLK_PLL4] = imx_clk_pllv3(IMX_PLLV3_AV, "pll4", "pll4_bypass_src", base + 0x70, 0x7f); imx6q_clocks_init()
164 clk[IMX6QDL_CLK_PLL5] = imx_clk_pllv3(IMX_PLLV3_AV, "pll5", "pll5_bypass_src", base + 0xa0, 0x7f); imx6q_clocks_init()
165 clk[IMX6QDL_CLK_PLL6] = imx_clk_pllv3(IMX_PLLV3_ENET, "pll6", "pll6_bypass_src", base + 0xe0, 0x3); imx6q_clocks_init()
166 clk[IMX6QDL_CLK_PLL7] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7", "pll7_bypass_src", base + 0x20, 0x3); imx6q_clocks_init()
168 clk[IMX6QDL_PLL1_BYPASS] = imx_clk_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
169 clk[IMX6QDL_PLL2_BYPASS] = imx_clk_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
170 clk[IMX6QDL_PLL3_BYPASS] = imx_clk_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
171 clk[IMX6QDL_PLL4_BYPASS] = imx_clk_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
172 clk[IMX6QDL_PLL5_BYPASS] = imx_clk_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
173 clk[IMX6QDL_PLL6_BYPASS] = imx_clk_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
174 clk[IMX6QDL_PLL7_BYPASS] = imx_clk_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
185 clk[IMX6QDL_CLK_PLL1_SYS] = imx_clk_gate("pll1_sys", "pll1_bypass", base + 0x00, 13); imx6q_clocks_init()
186 clk[IMX6QDL_CLK_PLL2_BUS] = imx_clk_gate("pll2_bus", "pll2_bypass", base + 0x30, 13); imx6q_clocks_init()
187 clk[IMX6QDL_CLK_PLL3_USB_OTG] = imx_clk_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13); imx6q_clocks_init()
188 clk[IMX6QDL_CLK_PLL4_AUDIO] = imx_clk_gate("pll4_audio", "pll4_bypass", base + 0x70, 13); imx6q_clocks_init()
189 clk[IMX6QDL_CLK_PLL5_VIDEO] = imx_clk_gate("pll5_video", "pll5_bypass", base + 0xa0, 13); imx6q_clocks_init()
190 clk[IMX6QDL_CLK_PLL6_ENET] = imx_clk_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13); imx6q_clocks_init()
191 clk[IMX6QDL_CLK_PLL7_USB_HOST] = imx_clk_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13); imx6q_clocks_init()
199 clk[IMX6QDL_CLK_USBPHY1] = imx_clk_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); imx6q_clocks_init()
200 clk[IMX6QDL_CLK_USBPHY2] = imx_clk_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); imx6q_clocks_init()
206 clk[IMX6QDL_CLK_USBPHY1_GATE] = imx_clk_gate("usbphy1_gate", "dummy", base + 0x10, 6); imx6q_clocks_init()
207 clk[IMX6QDL_CLK_USBPHY2_GATE] = imx_clk_gate("usbphy2_gate", "dummy", base + 0x20, 6); imx6q_clocks_init()
212 clk[IMX6QDL_CLK_SATA_REF_100M] = imx_clk_gate("sata_ref_100m", "sata_ref", base + 0xe0, 20); imx6q_clocks_init()
213 clk[IMX6QDL_CLK_PCIE_REF_125M] = imx_clk_gate("pcie_ref_125m", "pcie_ref", base + 0xe0, 19); imx6q_clocks_init()
216 base + 0xe0, 0, 2, 0, clk_enet_ref_table, imx6q_clocks_init()
219 clk[IMX6QDL_CLK_LVDS1_SEL] = imx_clk_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); imx6q_clocks_init()
220 clk[IMX6QDL_CLK_LVDS2_SEL] = imx_clk_mux("lvds2_sel", base + 0x160, 5, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); imx6q_clocks_init()
228 clk[IMX6QDL_CLK_LVDS1_GATE] = imx_clk_gate_exclusive("lvds1_gate", "lvds1_sel", base + 0x160, 10, BIT(12)); imx6q_clocks_init()
229 clk[IMX6QDL_CLK_LVDS2_GATE] = imx_clk_gate_exclusive("lvds2_gate", "lvds2_sel", base + 0x160, 11, BIT(13)); imx6q_clocks_init()
231 clk[IMX6QDL_CLK_LVDS1_IN] = imx_clk_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10)); imx6q_clocks_init()
232 clk[IMX6QDL_CLK_LVDS2_IN] = imx_clk_gate_exclusive("lvds2_in", "anaclk2", base + 0x160, 13, BIT(11)); imx6q_clocks_init()
235 clk[IMX6QDL_CLK_PLL2_PFD0_352M] = imx_clk_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0); imx6q_clocks_init()
236 clk[IMX6QDL_CLK_PLL2_PFD1_594M] = imx_clk_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1); imx6q_clocks_init()
237 clk[IMX6QDL_CLK_PLL2_PFD2_396M] = imx_clk_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2); imx6q_clocks_init()
238 clk[IMX6QDL_CLK_PLL3_PFD0_720M] = imx_clk_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0); imx6q_clocks_init()
239 clk[IMX6QDL_CLK_PLL3_PFD1_540M] = imx_clk_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1); imx6q_clocks_init()
240 clk[IMX6QDL_CLK_PLL3_PFD2_508M] = imx_clk_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2); imx6q_clocks_init()
241 clk[IMX6QDL_CLK_PLL3_PFD3_454M] = imx_clk_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3); imx6q_clocks_init()
256 clk[IMX6QDL_CLK_PLL4_POST_DIV] = clk_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); imx6q_clocks_init()
257 clk[IMX6QDL_CLK_PLL4_AUDIO_DIV] = clk_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); imx6q_clocks_init()
258 clk[IMX6QDL_CLK_PLL5_POST_DIV] = clk_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); imx6q_clocks_init()
259 clk[IMX6QDL_CLK_PLL5_VIDEO_DIV] = clk_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); imx6q_clocks_init()
262 base = of_iomap(np, 0); imx6q_clocks_init()
263 WARN_ON(!base); imx6q_clocks_init()
265 imx6q_pm_set_ccm_base(base); imx6q_clocks_init()
268 clk[IMX6QDL_CLK_STEP] = imx_clk_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); imx6q_clocks_init()
269 clk[IMX6QDL_CLK_PLL1_SW] = imx_clk_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); imx6q_clocks_init()
270 clk[IMX6QDL_CLK_PERIPH_PRE] = imx_clk_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); imx6q_clocks_init()
271 clk[IMX6QDL_CLK_PERIPH2_PRE] = imx_clk_mux("periph2_pre", base + 0x18, 21, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); imx6q_clocks_init()
272 clk[IMX6QDL_CLK_PERIPH_CLK2_SEL] = imx_clk_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); imx6q_clocks_init()
273 clk[IMX6QDL_CLK_PERIPH2_CLK2_SEL] = imx_clk_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); imx6q_clocks_init()
274 clk[IMX6QDL_CLK_AXI_SEL] = imx_clk_mux("axi_sel", base + 0x14, 6, 2, axi_sels, ARRAY_SIZE(axi_sels)); imx6q_clocks_init()
275 clk[IMX6QDL_CLK_ESAI_SEL] = imx_clk_mux("esai_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6q_clocks_init()
276 clk[IMX6QDL_CLK_ASRC_SEL] = imx_clk_mux("asrc_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6q_clocks_init()
277 clk[IMX6QDL_CLK_SPDIF_SEL] = imx_clk_mux("spdif_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); imx6q_clocks_init()
279 clk[IMX6QDL_CLK_GPU2D_AXI] = imx_clk_mux("gpu2d_axi", base + 0x18, 0, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); imx6q_clocks_init()
280 clk[IMX6QDL_CLK_GPU3D_AXI] = imx_clk_mux("gpu3d_axi", base + 0x18, 1, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); imx6q_clocks_init()
282 clk[IMX6QDL_CLK_GPU2D_CORE_SEL] = imx_clk_mux("gpu2d_core_sel", base + 0x18, 16, 2, gpu2d_core_sels, ARRAY_SIZE(gpu2d_core_sels)); imx6q_clocks_init()
283 clk[IMX6QDL_CLK_GPU3D_CORE_SEL] = imx_clk_mux("gpu3d_core_sel", base + 0x18, 4, 2, gpu3d_core_sels, ARRAY_SIZE(gpu3d_core_sels)); imx6q_clocks_init()
284 clk[IMX6QDL_CLK_GPU3D_SHADER_SEL] = imx_clk_mux("gpu3d_shader_sel", base + 0x18, 8, 2, gpu3d_shader_sels, ARRAY_SIZE(gpu3d_shader_sels)); imx6q_clocks_init()
285 clk[IMX6QDL_CLK_IPU1_SEL] = imx_clk_mux("ipu1_sel", base + 0x3c, 9, 2, ipu_sels, ARRAY_SIZE(ipu_sels)); imx6q_clocks_init()
286 clk[IMX6QDL_CLK_IPU2_SEL] = imx_clk_mux("ipu2_sel", base + 0x3c, 14, 2, ipu_sels, ARRAY_SIZE(ipu_sels)); imx6q_clocks_init()
287 clk[IMX6QDL_CLK_LDB_DI0_SEL] = imx_clk_mux_flags("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
288 clk[IMX6QDL_CLK_LDB_DI1_SEL] = imx_clk_mux_flags("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
289 clk[IMX6QDL_CLK_IPU1_DI0_PRE_SEL] = imx_clk_mux_flags("ipu1_di0_pre_sel", base + 0x34, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
290 clk[IMX6QDL_CLK_IPU1_DI1_PRE_SEL] = imx_clk_mux_flags("ipu1_di1_pre_sel", base + 0x34, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
291 clk[IMX6QDL_CLK_IPU2_DI0_PRE_SEL] = imx_clk_mux_flags("ipu2_di0_pre_sel", base + 0x38, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
292 clk[IMX6QDL_CLK_IPU2_DI1_PRE_SEL] = imx_clk_mux_flags("ipu2_di1_pre_sel", base + 0x38, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
293 clk[IMX6QDL_CLK_IPU1_DI0_SEL] = imx_clk_mux_flags("ipu1_di0_sel", base + 0x34, 0, 3, ipu1_di0_sels, ARRAY_SIZE(ipu1_di0_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
294 clk[IMX6QDL_CLK_IPU1_DI1_SEL] = imx_clk_mux_flags("ipu1_di1_sel", base + 0x34, 9, 3, ipu1_di1_sels, ARRAY_SIZE(ipu1_di1_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
295 clk[IMX6QDL_CLK_IPU2_DI0_SEL] = imx_clk_mux_flags("ipu2_di0_sel", base + 0x38, 0, 3, ipu2_di0_sels, ARRAY_SIZE(ipu2_di0_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
296 clk[IMX6QDL_CLK_IPU2_DI1_SEL] = imx_clk_mux_flags("ipu2_di1_sel", base + 0x38, 9, 3, ipu2_di1_sels, ARRAY_SIZE(ipu2_di1_sels), CLK_SET_RATE_PARENT); imx6q_clocks_init()
297 clk[IMX6QDL_CLK_HSI_TX_SEL] = imx_clk_mux("hsi_tx_sel", base + 0x30, 28, 1, hsi_tx_sels, ARRAY_SIZE(hsi_tx_sels)); imx6q_clocks_init()
298 clk[IMX6QDL_CLK_PCIE_AXI_SEL] = imx_clk_mux("pcie_axi_sel", base + 0x18, 10, 1, pcie_axi_sels, ARRAY_SIZE(pcie_axi_sels)); imx6q_clocks_init()
299 clk[IMX6QDL_CLK_SSI1_SEL] = imx_clk_fixup_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); imx6q_clocks_init()
300 clk[IMX6QDL_CLK_SSI2_SEL] = imx_clk_fixup_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); imx6q_clocks_init()
301 clk[IMX6QDL_CLK_SSI3_SEL] = imx_clk_fixup_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); imx6q_clocks_init()
302 clk[IMX6QDL_CLK_USDHC1_SEL] = imx_clk_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6q_clocks_init()
303 clk[IMX6QDL_CLK_USDHC2_SEL] = imx_clk_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6q_clocks_init()
304 clk[IMX6QDL_CLK_USDHC3_SEL] = imx_clk_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6q_clocks_init()
305 clk[IMX6QDL_CLK_USDHC4_SEL] = imx_clk_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); imx6q_clocks_init()
306 clk[IMX6QDL_CLK_ENFC_SEL] = imx_clk_mux("enfc_sel", base + 0x2c, 16, 2, enfc_sels, ARRAY_SIZE(enfc_sels)); imx6q_clocks_init()
307 clk[IMX6QDL_CLK_EIM_SEL] = imx_clk_fixup_mux("eim_sel", base + 0x1c, 27, 2, eim_sels, ARRAY_SIZE(eim_sels), imx_cscmr1_fixup); imx6q_clocks_init()
308 clk[IMX6QDL_CLK_EIM_SLOW_SEL] = imx_clk_fixup_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels, ARRAY_SIZE(eim_slow_sels), imx_cscmr1_fixup); imx6q_clocks_init()
309 clk[IMX6QDL_CLK_VDO_AXI_SEL] = imx_clk_mux("vdo_axi_sel", base + 0x18, 11, 1, vdo_axi_sels, ARRAY_SIZE(vdo_axi_sels)); imx6q_clocks_init()
310 clk[IMX6QDL_CLK_VPU_AXI_SEL] = imx_clk_mux("vpu_axi_sel", base + 0x18, 14, 2, vpu_axi_sels, ARRAY_SIZE(vpu_axi_sels)); imx6q_clocks_init()
311 clk[IMX6QDL_CLK_CKO1_SEL] = imx_clk_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels)); imx6q_clocks_init()
312 clk[IMX6QDL_CLK_CKO2_SEL] = imx_clk_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels)); imx6q_clocks_init()
313 clk[IMX6QDL_CLK_CKO] = imx_clk_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels)); imx6q_clocks_init()
316 clk[IMX6QDL_CLK_PERIPH] = imx_clk_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); imx6q_clocks_init()
317 clk[IMX6QDL_CLK_PERIPH2] = imx_clk_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); imx6q_clocks_init()
320 clk[IMX6QDL_CLK_PERIPH_CLK2] = imx_clk_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3); imx6q_clocks_init()
321 clk[IMX6QDL_CLK_PERIPH2_CLK2] = imx_clk_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3); imx6q_clocks_init()
322 clk[IMX6QDL_CLK_IPG] = imx_clk_divider("ipg", "ahb", base + 0x14, 8, 2); imx6q_clocks_init()
323 clk[IMX6QDL_CLK_IPG_PER] = imx_clk_fixup_divider("ipg_per", "ipg", base + 0x1c, 0, 6, imx_cscmr1_fixup); imx6q_clocks_init()
324 clk[IMX6QDL_CLK_ESAI_PRED] = imx_clk_divider("esai_pred", "esai_sel", base + 0x28, 9, 3); imx6q_clocks_init()
325 clk[IMX6QDL_CLK_ESAI_PODF] = imx_clk_divider("esai_podf", "esai_pred", base + 0x28, 25, 3); imx6q_clocks_init()
326 clk[IMX6QDL_CLK_ASRC_PRED] = imx_clk_divider("asrc_pred", "asrc_sel", base + 0x30, 12, 3); imx6q_clocks_init()
327 clk[IMX6QDL_CLK_ASRC_PODF] = imx_clk_divider("asrc_podf", "asrc_pred", base + 0x30, 9, 3); imx6q_clocks_init()
328 clk[IMX6QDL_CLK_SPDIF_PRED] = imx_clk_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3); imx6q_clocks_init()
329 clk[IMX6QDL_CLK_SPDIF_PODF] = imx_clk_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3); imx6q_clocks_init()
330 clk[IMX6QDL_CLK_CAN_ROOT] = imx_clk_divider("can_root", "pll3_60m", base + 0x20, 2, 6); imx6q_clocks_init()
331 clk[IMX6QDL_CLK_ECSPI_ROOT] = imx_clk_divider("ecspi_root", "pll3_60m", base + 0x38, 19, 6); imx6q_clocks_init()
332 clk[IMX6QDL_CLK_GPU2D_CORE_PODF] = imx_clk_divider("gpu2d_core_podf", "gpu2d_core_sel", base + 0x18, 23, 3); imx6q_clocks_init()
333 clk[IMX6QDL_CLK_GPU3D_CORE_PODF] = imx_clk_divider("gpu3d_core_podf", "gpu3d_core_sel", base + 0x18, 26, 3); imx6q_clocks_init()
334 clk[IMX6QDL_CLK_GPU3D_SHADER] = imx_clk_divider("gpu3d_shader", "gpu3d_shader_sel", base + 0x18, 29, 3); imx6q_clocks_init()
335 clk[IMX6QDL_CLK_IPU1_PODF] = imx_clk_divider("ipu1_podf", "ipu1_sel", base + 0x3c, 11, 3); imx6q_clocks_init()
336 clk[IMX6QDL_CLK_IPU2_PODF] = imx_clk_divider("ipu2_podf", "ipu2_sel", base + 0x3c, 16, 3); imx6q_clocks_init()
338 clk[IMX6QDL_CLK_LDB_DI0_PODF] = imx_clk_divider_flags("ldb_di0_podf", "ldb_di0_div_3_5", base + 0x20, 10, 1, 0); imx6q_clocks_init()
340 clk[IMX6QDL_CLK_LDB_DI1_PODF] = imx_clk_divider_flags("ldb_di1_podf", "ldb_di1_div_3_5", base + 0x20, 11, 1, 0); imx6q_clocks_init()
341 clk[IMX6QDL_CLK_IPU1_DI0_PRE] = imx_clk_divider("ipu1_di0_pre", "ipu1_di0_pre_sel", base + 0x34, 3, 3); imx6q_clocks_init()
342 clk[IMX6QDL_CLK_IPU1_DI1_PRE] = imx_clk_divider("ipu1_di1_pre", "ipu1_di1_pre_sel", base + 0x34, 12, 3); imx6q_clocks_init()
343 clk[IMX6QDL_CLK_IPU2_DI0_PRE] = imx_clk_divider("ipu2_di0_pre", "ipu2_di0_pre_sel", base + 0x38, 3, 3); imx6q_clocks_init()
344 clk[IMX6QDL_CLK_IPU2_DI1_PRE] = imx_clk_divider("ipu2_di1_pre", "ipu2_di1_pre_sel", base + 0x38, 12, 3); imx6q_clocks_init()
345 clk[IMX6QDL_CLK_HSI_TX_PODF] = imx_clk_divider("hsi_tx_podf", "hsi_tx_sel", base + 0x30, 29, 3); imx6q_clocks_init()
346 clk[IMX6QDL_CLK_SSI1_PRED] = imx_clk_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); imx6q_clocks_init()
347 clk[IMX6QDL_CLK_SSI1_PODF] = imx_clk_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); imx6q_clocks_init()
348 clk[IMX6QDL_CLK_SSI2_PRED] = imx_clk_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); imx6q_clocks_init()
349 clk[IMX6QDL_CLK_SSI2_PODF] = imx_clk_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); imx6q_clocks_init()
350 clk[IMX6QDL_CLK_SSI3_PRED] = imx_clk_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); imx6q_clocks_init()
351 clk[IMX6QDL_CLK_SSI3_PODF] = imx_clk_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); imx6q_clocks_init()
352 clk[IMX6QDL_CLK_UART_SERIAL_PODF] = imx_clk_divider("uart_serial_podf", "pll3_80m", base + 0x24, 0, 6); imx6q_clocks_init()
353 clk[IMX6QDL_CLK_USDHC1_PODF] = imx_clk_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); imx6q_clocks_init()
354 clk[IMX6QDL_CLK_USDHC2_PODF] = imx_clk_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); imx6q_clocks_init()
355 clk[IMX6QDL_CLK_USDHC3_PODF] = imx_clk_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); imx6q_clocks_init()
356 clk[IMX6QDL_CLK_USDHC4_PODF] = imx_clk_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); imx6q_clocks_init()
357 clk[IMX6QDL_CLK_ENFC_PRED] = imx_clk_divider("enfc_pred", "enfc_sel", base + 0x2c, 18, 3); imx6q_clocks_init()
358 clk[IMX6QDL_CLK_ENFC_PODF] = imx_clk_divider("enfc_podf", "enfc_pred", base + 0x2c, 21, 6); imx6q_clocks_init()
359 clk[IMX6QDL_CLK_EIM_PODF] = imx_clk_fixup_divider("eim_podf", "eim_sel", base + 0x1c, 20, 3, imx_cscmr1_fixup); imx6q_clocks_init()
360 clk[IMX6QDL_CLK_EIM_SLOW_PODF] = imx_clk_fixup_divider("eim_slow_podf", "eim_slow_sel", base + 0x1c, 23, 3, imx_cscmr1_fixup); imx6q_clocks_init()
361 clk[IMX6QDL_CLK_VPU_AXI_PODF] = imx_clk_divider("vpu_axi_podf", "vpu_axi_sel", base + 0x24, 25, 3); imx6q_clocks_init()
362 clk[IMX6QDL_CLK_CKO1_PODF] = imx_clk_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3); imx6q_clocks_init()
363 clk[IMX6QDL_CLK_CKO2_PODF] = imx_clk_divider("cko2_podf", "cko2_sel", base + 0x60, 21, 3); imx6q_clocks_init()
366 clk[IMX6QDL_CLK_AXI] = imx_clk_busy_divider("axi", "axi_sel", base + 0x14, 16, 3, base + 0x48, 0); imx6q_clocks_init()
367 clk[IMX6QDL_CLK_MMDC_CH0_AXI_PODF] = imx_clk_busy_divider("mmdc_ch0_axi_podf", "periph", base + 0x14, 19, 3, base + 0x48, 4); imx6q_clocks_init()
368 clk[IMX6QDL_CLK_MMDC_CH1_AXI_PODF] = imx_clk_busy_divider("mmdc_ch1_axi_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2); imx6q_clocks_init()
369 clk[IMX6QDL_CLK_ARM] = imx_clk_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); imx6q_clocks_init()
370 clk[IMX6QDL_CLK_AHB] = imx_clk_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); imx6q_clocks_init()
373 clk[IMX6QDL_CLK_APBH_DMA] = imx_clk_gate2("apbh_dma", "usdhc3", base + 0x68, 4); imx6q_clocks_init()
374 clk[IMX6QDL_CLK_ASRC] = imx_clk_gate2_shared("asrc", "asrc_podf", base + 0x68, 6, &share_count_asrc); imx6q_clocks_init()
375 clk[IMX6QDL_CLK_ASRC_IPG] = imx_clk_gate2_shared("asrc_ipg", "ahb", base + 0x68, 6, &share_count_asrc); imx6q_clocks_init()
376 clk[IMX6QDL_CLK_ASRC_MEM] = imx_clk_gate2_shared("asrc_mem", "ahb", base + 0x68, 6, &share_count_asrc); imx6q_clocks_init()
377 clk[IMX6QDL_CLK_CAN1_IPG] = imx_clk_gate2("can1_ipg", "ipg", base + 0x68, 14); imx6q_clocks_init()
378 clk[IMX6QDL_CLK_CAN1_SERIAL] = imx_clk_gate2("can1_serial", "can_root", base + 0x68, 16); imx6q_clocks_init()
379 clk[IMX6QDL_CLK_CAN2_IPG] = imx_clk_gate2("can2_ipg", "ipg", base + 0x68, 18); imx6q_clocks_init()
380 clk[IMX6QDL_CLK_CAN2_SERIAL] = imx_clk_gate2("can2_serial", "can_root", base + 0x68, 20); imx6q_clocks_init()
381 clk[IMX6QDL_CLK_ECSPI1] = imx_clk_gate2("ecspi1", "ecspi_root", base + 0x6c, 0); imx6q_clocks_init()
382 clk[IMX6QDL_CLK_ECSPI2] = imx_clk_gate2("ecspi2", "ecspi_root", base + 0x6c, 2); imx6q_clocks_init()
383 clk[IMX6QDL_CLK_ECSPI3] = imx_clk_gate2("ecspi3", "ecspi_root", base + 0x6c, 4); imx6q_clocks_init()
384 clk[IMX6QDL_CLK_ECSPI4] = imx_clk_gate2("ecspi4", "ecspi_root", base + 0x6c, 6); imx6q_clocks_init()
386 clk[IMX6DL_CLK_I2C4] = imx_clk_gate2("i2c4", "ipg_per", base + 0x6c, 8); imx6q_clocks_init()
388 clk[IMX6Q_CLK_ECSPI5] = imx_clk_gate2("ecspi5", "ecspi_root", base + 0x6c, 8); imx6q_clocks_init()
389 clk[IMX6QDL_CLK_ENET] = imx_clk_gate2("enet", "ipg", base + 0x6c, 10); imx6q_clocks_init()
390 clk[IMX6QDL_CLK_ESAI_EXTAL] = imx_clk_gate2_shared("esai_extal", "esai_podf", base + 0x6c, 16, &share_count_esai); imx6q_clocks_init()
391 clk[IMX6QDL_CLK_ESAI_IPG] = imx_clk_gate2_shared("esai_ipg", "ahb", base + 0x6c, 16, &share_count_esai); imx6q_clocks_init()
392 clk[IMX6QDL_CLK_ESAI_MEM] = imx_clk_gate2_shared("esai_mem", "ahb", base + 0x6c, 16, &share_count_esai); imx6q_clocks_init()
393 clk[IMX6QDL_CLK_GPT_IPG] = imx_clk_gate2("gpt_ipg", "ipg", base + 0x6c, 20); imx6q_clocks_init()
394 clk[IMX6QDL_CLK_GPT_IPG_PER] = imx_clk_gate2("gpt_ipg_per", "ipg_per", base + 0x6c, 22); imx6q_clocks_init()
400 clk[IMX6QDL_CLK_GPU2D_CORE] = imx_clk_gate2("gpu2d_core", "gpu3d_shader", base + 0x6c, 24); imx6q_clocks_init()
402 clk[IMX6QDL_CLK_GPU2D_CORE] = imx_clk_gate2("gpu2d_core", "gpu2d_core_podf", base + 0x6c, 24); imx6q_clocks_init()
403 clk[IMX6QDL_CLK_GPU3D_CORE] = imx_clk_gate2("gpu3d_core", "gpu3d_core_podf", base + 0x6c, 26); imx6q_clocks_init()
404 clk[IMX6QDL_CLK_HDMI_IAHB] = imx_clk_gate2("hdmi_iahb", "ahb", base + 0x70, 0); imx6q_clocks_init()
405 clk[IMX6QDL_CLK_HDMI_ISFR] = imx_clk_gate2("hdmi_isfr", "video_27m", base + 0x70, 4); imx6q_clocks_init()
406 clk[IMX6QDL_CLK_I2C1] = imx_clk_gate2("i2c1", "ipg_per", base + 0x70, 6); imx6q_clocks_init()
407 clk[IMX6QDL_CLK_I2C2] = imx_clk_gate2("i2c2", "ipg_per", base + 0x70, 8); imx6q_clocks_init()
408 clk[IMX6QDL_CLK_I2C3] = imx_clk_gate2("i2c3", "ipg_per", base + 0x70, 10); imx6q_clocks_init()
409 clk[IMX6QDL_CLK_IIM] = imx_clk_gate2("iim", "ipg", base + 0x70, 12); imx6q_clocks_init()
410 clk[IMX6QDL_CLK_ENFC] = imx_clk_gate2("enfc", "enfc_podf", base + 0x70, 14); imx6q_clocks_init()
411 clk[IMX6QDL_CLK_VDOA] = imx_clk_gate2("vdoa", "vdo_axi", base + 0x70, 26); imx6q_clocks_init()
412 clk[IMX6QDL_CLK_IPU1] = imx_clk_gate2("ipu1", "ipu1_podf", base + 0x74, 0); imx6q_clocks_init()
413 clk[IMX6QDL_CLK_IPU1_DI0] = imx_clk_gate2("ipu1_di0", "ipu1_di0_sel", base + 0x74, 2); imx6q_clocks_init()
414 clk[IMX6QDL_CLK_IPU1_DI1] = imx_clk_gate2("ipu1_di1", "ipu1_di1_sel", base + 0x74, 4); imx6q_clocks_init()
415 clk[IMX6QDL_CLK_IPU2] = imx_clk_gate2("ipu2", "ipu2_podf", base + 0x74, 6); imx6q_clocks_init()
416 clk[IMX6QDL_CLK_IPU2_DI0] = imx_clk_gate2("ipu2_di0", "ipu2_di0_sel", base + 0x74, 8); imx6q_clocks_init()
417 clk[IMX6QDL_CLK_LDB_DI0] = imx_clk_gate2("ldb_di0", "ldb_di0_podf", base + 0x74, 12); imx6q_clocks_init()
418 clk[IMX6QDL_CLK_LDB_DI1] = imx_clk_gate2("ldb_di1", "ldb_di1_podf", base + 0x74, 14); imx6q_clocks_init()
419 clk[IMX6QDL_CLK_IPU2_DI1] = imx_clk_gate2("ipu2_di1", "ipu2_di1_sel", base + 0x74, 10); imx6q_clocks_init()
420 clk[IMX6QDL_CLK_HSI_TX] = imx_clk_gate2_shared("hsi_tx", "hsi_tx_podf", base + 0x74, 16, &share_count_mipi_core_cfg); imx6q_clocks_init()
421 clk[IMX6QDL_CLK_MIPI_CORE_CFG] = imx_clk_gate2_shared("mipi_core_cfg", "video_27m", base + 0x74, 16, &share_count_mipi_core_cfg); imx6q_clocks_init()
422 clk[IMX6QDL_CLK_MIPI_IPG] = imx_clk_gate2_shared("mipi_ipg", "ipg", base + 0x74, 16, &share_count_mipi_core_cfg); imx6q_clocks_init()
428 clk[IMX6QDL_CLK_MLB] = imx_clk_gate2("mlb", "gpu2d_core_podf", base + 0x74, 18); imx6q_clocks_init()
430 clk[IMX6QDL_CLK_MLB] = imx_clk_gate2("mlb", "axi", base + 0x74, 18); imx6q_clocks_init()
431 clk[IMX6QDL_CLK_MMDC_CH0_AXI] = imx_clk_gate2("mmdc_ch0_axi", "mmdc_ch0_axi_podf", base + 0x74, 20); imx6q_clocks_init()
432 clk[IMX6QDL_CLK_MMDC_CH1_AXI] = imx_clk_gate2("mmdc_ch1_axi", "mmdc_ch1_axi_podf", base + 0x74, 22); imx6q_clocks_init()
433 clk[IMX6QDL_CLK_OCRAM] = imx_clk_gate2("ocram", "ahb", base + 0x74, 28); imx6q_clocks_init()
434 clk[IMX6QDL_CLK_OPENVG_AXI] = imx_clk_gate2("openvg_axi", "axi", base + 0x74, 30); imx6q_clocks_init()
435 clk[IMX6QDL_CLK_PCIE_AXI] = imx_clk_gate2("pcie_axi", "pcie_axi_sel", base + 0x78, 0); imx6q_clocks_init()
436 clk[IMX6QDL_CLK_PER1_BCH] = imx_clk_gate2("per1_bch", "usdhc3", base + 0x78, 12); imx6q_clocks_init()
437 clk[IMX6QDL_CLK_PWM1] = imx_clk_gate2("pwm1", "ipg_per", base + 0x78, 16); imx6q_clocks_init()
438 clk[IMX6QDL_CLK_PWM2] = imx_clk_gate2("pwm2", "ipg_per", base + 0x78, 18); imx6q_clocks_init()
439 clk[IMX6QDL_CLK_PWM3] = imx_clk_gate2("pwm3", "ipg_per", base + 0x78, 20); imx6q_clocks_init()
440 clk[IMX6QDL_CLK_PWM4] = imx_clk_gate2("pwm4", "ipg_per", base + 0x78, 22); imx6q_clocks_init()
441 clk[IMX6QDL_CLK_GPMI_BCH_APB] = imx_clk_gate2("gpmi_bch_apb", "usdhc3", base + 0x78, 24); imx6q_clocks_init()
442 clk[IMX6QDL_CLK_GPMI_BCH] = imx_clk_gate2("gpmi_bch", "usdhc4", base + 0x78, 26); imx6q_clocks_init()
443 clk[IMX6QDL_CLK_GPMI_IO] = imx_clk_gate2("gpmi_io", "enfc", base + 0x78, 28); imx6q_clocks_init()
444 clk[IMX6QDL_CLK_GPMI_APB] = imx_clk_gate2("gpmi_apb", "usdhc3", base + 0x78, 30); imx6q_clocks_init()
445 clk[IMX6QDL_CLK_ROM] = imx_clk_gate2("rom", "ahb", base + 0x7c, 0); imx6q_clocks_init()
446 clk[IMX6QDL_CLK_SATA] = imx_clk_gate2("sata", "ahb", base + 0x7c, 4); imx6q_clocks_init()
447 clk[IMX6QDL_CLK_SDMA] = imx_clk_gate2("sdma", "ahb", base + 0x7c, 6); imx6q_clocks_init()
448 clk[IMX6QDL_CLK_SPBA] = imx_clk_gate2("spba", "ipg", base + 0x7c, 12); imx6q_clocks_init()
449 clk[IMX6QDL_CLK_SPDIF] = imx_clk_gate2("spdif", "spdif_podf", base + 0x7c, 14); imx6q_clocks_init()
450 clk[IMX6QDL_CLK_SSI1_IPG] = imx_clk_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1); imx6q_clocks_init()
451 clk[IMX6QDL_CLK_SSI2_IPG] = imx_clk_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2); imx6q_clocks_init()
452 clk[IMX6QDL_CLK_SSI3_IPG] = imx_clk_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3); imx6q_clocks_init()
453 clk[IMX6QDL_CLK_SSI1] = imx_clk_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1); imx6q_clocks_init()
454 clk[IMX6QDL_CLK_SSI2] = imx_clk_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2); imx6q_clocks_init()
455 clk[IMX6QDL_CLK_SSI3] = imx_clk_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3); imx6q_clocks_init()
456 clk[IMX6QDL_CLK_UART_IPG] = imx_clk_gate2("uart_ipg", "ipg", base + 0x7c, 24); imx6q_clocks_init()
457 clk[IMX6QDL_CLK_UART_SERIAL] = imx_clk_gate2("uart_serial", "uart_serial_podf", base + 0x7c, 26); imx6q_clocks_init()
458 clk[IMX6QDL_CLK_USBOH3] = imx_clk_gate2("usboh3", "ipg", base + 0x80, 0); imx6q_clocks_init()
459 clk[IMX6QDL_CLK_USDHC1] = imx_clk_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); imx6q_clocks_init()
460 clk[IMX6QDL_CLK_USDHC2] = imx_clk_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); imx6q_clocks_init()
461 clk[IMX6QDL_CLK_USDHC3] = imx_clk_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); imx6q_clocks_init()
462 clk[IMX6QDL_CLK_USDHC4] = imx_clk_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); imx6q_clocks_init()
463 clk[IMX6QDL_CLK_EIM_SLOW] = imx_clk_gate2("eim_slow", "eim_slow_podf", base + 0x80, 10); imx6q_clocks_init()
464 clk[IMX6QDL_CLK_VDO_AXI] = imx_clk_gate2("vdo_axi", "vdo_axi_sel", base + 0x80, 12); imx6q_clocks_init()
465 clk[IMX6QDL_CLK_VPU_AXI] = imx_clk_gate2("vpu_axi", "vpu_axi_podf", base + 0x80, 14); imx6q_clocks_init()
466 clk[IMX6QDL_CLK_CKO1] = imx_clk_gate("cko1", "cko1_podf", base + 0x60, 7); imx6q_clocks_init()
467 clk[IMX6QDL_CLK_CKO2] = imx_clk_gate("cko2", "cko2_podf", base + 0x60, 24); imx6q_clocks_init()
H A Dclk-imx31.c53 void __iomem *base = MX31_IO_ADDRESS(MX31_CCM_BASE_ADDR); mx31_clocks_init() local
59 clk[mpll] = imx_clk_pllv1("mpll", "ckih", base + MXC_CCM_MPCTL); mx31_clocks_init()
60 clk[spll] = imx_clk_pllv1("spll", "ckih", base + MXC_CCM_SRPCTL); mx31_clocks_init()
61 clk[upll] = imx_clk_pllv1("upll", "ckih", base + MXC_CCM_UPCTL); mx31_clocks_init()
62 clk[mcu_main] = imx_clk_mux("mcu_main", base + MXC_CCM_PMCR0, 31, 1, mcu_main_sel, ARRAY_SIZE(mcu_main_sel)); mx31_clocks_init()
63 clk[hsp] = imx_clk_divider("hsp", "mcu_main", base + MXC_CCM_PDR0, 11, 3); mx31_clocks_init()
64 clk[ahb] = imx_clk_divider("ahb", "mcu_main", base + MXC_CCM_PDR0, 3, 3); mx31_clocks_init()
65 clk[nfc] = imx_clk_divider("nfc", "ahb", base + MXC_CCM_PDR0, 8, 3); mx31_clocks_init()
66 clk[ipg] = imx_clk_divider("ipg", "ahb", base + MXC_CCM_PDR0, 6, 2); mx31_clocks_init()
67 clk[per_div] = imx_clk_divider("per_div", "upll", base + MXC_CCM_PDR0, 16, 5); mx31_clocks_init()
68 clk[per] = imx_clk_mux("per", base + MXC_CCM_CCMR, 24, 1, per_sel, ARRAY_SIZE(per_sel)); mx31_clocks_init()
69 clk[csi] = imx_clk_mux("csi_sel", base + MXC_CCM_CCMR, 25, 1, csi_sel, ARRAY_SIZE(csi_sel)); mx31_clocks_init()
70 clk[fir] = imx_clk_mux("fir_sel", base + MXC_CCM_CCMR, 11, 2, fir_sel, ARRAY_SIZE(fir_sel)); mx31_clocks_init()
71 clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MXC_CCM_PDR0, 23, 9); mx31_clocks_init()
72 clk[usb_div_pre] = imx_clk_divider("usb_div_pre", "upll", base + MXC_CCM_PDR1, 30, 2); mx31_clocks_init()
73 clk[usb_div_post] = imx_clk_divider("usb_div_post", "usb_div_pre", base + MXC_CCM_PDR1, 27, 3); mx31_clocks_init()
74 clk[fir_div_pre] = imx_clk_divider("fir_div_pre", "fir_sel", base + MXC_CCM_PDR1, 24, 3); mx31_clocks_init()
75 clk[fir_div_post] = imx_clk_divider("fir_div_post", "fir_div_pre", base + MXC_CCM_PDR1, 23, 6); mx31_clocks_init()
76 clk[sdhc1_gate] = imx_clk_gate2("sdhc1_gate", "per", base + MXC_CCM_CGR0, 0); mx31_clocks_init()
77 clk[sdhc2_gate] = imx_clk_gate2("sdhc2_gate", "per", base + MXC_CCM_CGR0, 2); mx31_clocks_init()
78 clk[gpt_gate] = imx_clk_gate2("gpt_gate", "per", base + MXC_CCM_CGR0, 4); mx31_clocks_init()
79 clk[epit1_gate] = imx_clk_gate2("epit1_gate", "per", base + MXC_CCM_CGR0, 6); mx31_clocks_init()
80 clk[epit2_gate] = imx_clk_gate2("epit2_gate", "per", base + MXC_CCM_CGR0, 8); mx31_clocks_init()
81 clk[iim_gate] = imx_clk_gate2("iim_gate", "ipg", base + MXC_CCM_CGR0, 10); mx31_clocks_init()
82 clk[ata_gate] = imx_clk_gate2("ata_gate", "ipg", base + MXC_CCM_CGR0, 12); mx31_clocks_init()
83 clk[sdma_gate] = imx_clk_gate2("sdma_gate", "ahb", base + MXC_CCM_CGR0, 14); mx31_clocks_init()
84 clk[cspi3_gate] = imx_clk_gate2("cspi3_gate", "ipg", base + MXC_CCM_CGR0, 16); mx31_clocks_init()
85 clk[rng_gate] = imx_clk_gate2("rng_gate", "ipg", base + MXC_CCM_CGR0, 18); mx31_clocks_init()
86 clk[uart1_gate] = imx_clk_gate2("uart1_gate", "per", base + MXC_CCM_CGR0, 20); mx31_clocks_init()
87 clk[uart2_gate] = imx_clk_gate2("uart2_gate", "per", base + MXC_CCM_CGR0, 22); mx31_clocks_init()
88 clk[ssi1_gate] = imx_clk_gate2("ssi1_gate", "spll", base + MXC_CCM_CGR0, 24); mx31_clocks_init()
89 clk[i2c1_gate] = imx_clk_gate2("i2c1_gate", "per", base + MXC_CCM_CGR0, 26); mx31_clocks_init()
90 clk[i2c2_gate] = imx_clk_gate2("i2c2_gate", "per", base + MXC_CCM_CGR0, 28); mx31_clocks_init()
91 clk[i2c3_gate] = imx_clk_gate2("i2c3_gate", "per", base + MXC_CCM_CGR0, 30); mx31_clocks_init()
92 clk[hantro_gate] = imx_clk_gate2("hantro_gate", "per", base + MXC_CCM_CGR1, 0); mx31_clocks_init()
93 clk[mstick1_gate] = imx_clk_gate2("mstick1_gate", "per", base + MXC_CCM_CGR1, 2); mx31_clocks_init()
94 clk[mstick2_gate] = imx_clk_gate2("mstick2_gate", "per", base + MXC_CCM_CGR1, 4); mx31_clocks_init()
95 clk[csi_gate] = imx_clk_gate2("csi_gate", "csi_div", base + MXC_CCM_CGR1, 6); mx31_clocks_init()
96 clk[rtc_gate] = imx_clk_gate2("rtc_gate", "ipg", base + MXC_CCM_CGR1, 8); mx31_clocks_init()
97 clk[wdog_gate] = imx_clk_gate2("wdog_gate", "ipg", base + MXC_CCM_CGR1, 10); mx31_clocks_init()
98 clk[pwm_gate] = imx_clk_gate2("pwm_gate", "per", base + MXC_CCM_CGR1, 12); mx31_clocks_init()
99 clk[sim_gate] = imx_clk_gate2("sim_gate", "per", base + MXC_CCM_CGR1, 14); mx31_clocks_init()
100 clk[ect_gate] = imx_clk_gate2("ect_gate", "per", base + MXC_CCM_CGR1, 16); mx31_clocks_init()
101 clk[usb_gate] = imx_clk_gate2("usb_gate", "ahb", base + MXC_CCM_CGR1, 18); mx31_clocks_init()
102 clk[kpp_gate] = imx_clk_gate2("kpp_gate", "ipg", base + MXC_CCM_CGR1, 20); mx31_clocks_init()
103 clk[ipu_gate] = imx_clk_gate2("ipu_gate", "hsp", base + MXC_CCM_CGR1, 22); mx31_clocks_init()
104 clk[uart3_gate] = imx_clk_gate2("uart3_gate", "per", base + MXC_CCM_CGR1, 24); mx31_clocks_init()
105 clk[uart4_gate] = imx_clk_gate2("uart4_gate", "per", base + MXC_CCM_CGR1, 26); mx31_clocks_init()
106 clk[uart5_gate] = imx_clk_gate2("uart5_gate", "per", base + MXC_CCM_CGR1, 28); mx31_clocks_init()
107 clk[owire_gate] = imx_clk_gate2("owire_gate", "per", base + MXC_CCM_CGR1, 30); mx31_clocks_init()
108 clk[ssi2_gate] = imx_clk_gate2("ssi2_gate", "spll", base + MXC_CCM_CGR2, 0); mx31_clocks_init()
109 clk[cspi1_gate] = imx_clk_gate2("cspi1_gate", "ipg", base + MXC_CCM_CGR2, 2); mx31_clocks_init()
110 clk[cspi2_gate] = imx_clk_gate2("cspi2_gate", "ipg", base + MXC_CCM_CGR2, 4); mx31_clocks_init()
111 clk[gacc_gate] = imx_clk_gate2("gacc_gate", "per", base + MXC_CCM_CGR2, 6); mx31_clocks_init()
112 clk[emi_gate] = imx_clk_gate2("emi_gate", "ahb", base + MXC_CCM_CGR2, 8); mx31_clocks_init()
113 clk[rtic_gate] = imx_clk_gate2("rtic_gate", "ahb", base + MXC_CCM_CGR2, 10); mx31_clocks_init()
114 clk[firi_gate] = imx_clk_gate2("firi_gate", "upll", base+MXC_CCM_CGR2, 12); mx31_clocks_init()
H A Dclk-imx35.c74 void __iomem *base = MX35_IO_ADDRESS(MX35_CCM_BASE_ADDR); mx35_clocks_init() local
79 pdr0 = __raw_readl(base + MXC_CCM_PDR0); mx35_clocks_init()
92 clk[mpll] = imx_clk_pllv1("mpll", "ckih", base + MX35_CCM_MPCTL); mx35_clocks_init()
93 clk[ppll] = imx_clk_pllv1("ppll", "ckih", base + MX35_CCM_PPCTL); mx35_clocks_init()
118 clk[arm_per_div] = imx_clk_divider("arm_per_div", "arm", base + MX35_CCM_PDR4, 16, 6); mx35_clocks_init()
119 clk[ahb_per_div] = imx_clk_divider("ahb_per_div", "ahb", base + MXC_CCM_PDR0, 12, 3); mx35_clocks_init()
120 clk[ipg_per] = imx_clk_mux("ipg_per", base + MXC_CCM_PDR0, 26, 1, ipg_per_sel, ARRAY_SIZE(ipg_per_sel)); mx35_clocks_init()
122 clk[uart_sel] = imx_clk_mux("uart_sel", base + MX35_CCM_PDR3, 14, 1, std_sel, ARRAY_SIZE(std_sel)); mx35_clocks_init()
123 clk[uart_div] = imx_clk_divider("uart_div", "uart_sel", base + MX35_CCM_PDR4, 10, 6); mx35_clocks_init()
125 clk[esdhc_sel] = imx_clk_mux("esdhc_sel", base + MX35_CCM_PDR4, 9, 1, std_sel, ARRAY_SIZE(std_sel)); mx35_clocks_init()
126 clk[esdhc1_div] = imx_clk_divider("esdhc1_div", "esdhc_sel", base + MX35_CCM_PDR3, 0, 6); mx35_clocks_init()
127 clk[esdhc2_div] = imx_clk_divider("esdhc2_div", "esdhc_sel", base + MX35_CCM_PDR3, 8, 6); mx35_clocks_init()
128 clk[esdhc3_div] = imx_clk_divider("esdhc3_div", "esdhc_sel", base + MX35_CCM_PDR3, 16, 6); mx35_clocks_init()
130 clk[spdif_sel] = imx_clk_mux("spdif_sel", base + MX35_CCM_PDR3, 22, 1, std_sel, ARRAY_SIZE(std_sel)); mx35_clocks_init()
131 clk[spdif_div_pre] = imx_clk_divider("spdif_div_pre", "spdif_sel", base + MX35_CCM_PDR3, 29, 3); /* divide by 1 not allowed */ mx35_clocks_init()
132 clk[spdif_div_post] = imx_clk_divider("spdif_div_post", "spdif_div_pre", base + MX35_CCM_PDR3, 23, 6); mx35_clocks_init()
134 clk[ssi_sel] = imx_clk_mux("ssi_sel", base + MX35_CCM_PDR2, 6, 1, std_sel, ARRAY_SIZE(std_sel)); mx35_clocks_init()
135 clk[ssi1_div_pre] = imx_clk_divider("ssi1_div_pre", "ssi_sel", base + MX35_CCM_PDR2, 24, 3); mx35_clocks_init()
136 clk[ssi1_div_post] = imx_clk_divider("ssi1_div_post", "ssi1_div_pre", base + MX35_CCM_PDR2, 0, 6); mx35_clocks_init()
137 clk[ssi2_div_pre] = imx_clk_divider("ssi2_div_pre", "ssi_sel", base + MX35_CCM_PDR2, 27, 3); mx35_clocks_init()
138 clk[ssi2_div_post] = imx_clk_divider("ssi2_div_post", "ssi2_div_pre", base + MX35_CCM_PDR2, 8, 6); mx35_clocks_init()
140 clk[usb_sel] = imx_clk_mux("usb_sel", base + MX35_CCM_PDR4, 9, 1, std_sel, ARRAY_SIZE(std_sel)); mx35_clocks_init()
141 clk[usb_div] = imx_clk_divider("usb_div", "usb_sel", base + MX35_CCM_PDR4, 22, 6); mx35_clocks_init()
143 clk[nfc_div] = imx_clk_divider("nfc_div", "ahb", base + MX35_CCM_PDR4, 28, 4); mx35_clocks_init()
145 clk[csi_sel] = imx_clk_mux("csi_sel", base + MX35_CCM_PDR2, 7, 1, std_sel, ARRAY_SIZE(std_sel)); mx35_clocks_init()
146 clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MX35_CCM_PDR2, 16, 6); mx35_clocks_init()
148 clk[asrc_gate] = imx_clk_gate2("asrc_gate", "ipg", base + MX35_CCM_CGR0, 0); mx35_clocks_init()
149 clk[pata_gate] = imx_clk_gate2("pata_gate", "ipg", base + MX35_CCM_CGR0, 2); mx35_clocks_init()
150 clk[audmux_gate] = imx_clk_gate2("audmux_gate", "ipg", base + MX35_CCM_CGR0, 4); mx35_clocks_init()
151 clk[can1_gate] = imx_clk_gate2("can1_gate", "ipg", base + MX35_CCM_CGR0, 6); mx35_clocks_init()
152 clk[can2_gate] = imx_clk_gate2("can2_gate", "ipg", base + MX35_CCM_CGR0, 8); mx35_clocks_init()
153 clk[cspi1_gate] = imx_clk_gate2("cspi1_gate", "ipg", base + MX35_CCM_CGR0, 10); mx35_clocks_init()
154 clk[cspi2_gate] = imx_clk_gate2("cspi2_gate", "ipg", base + MX35_CCM_CGR0, 12); mx35_clocks_init()
155 clk[ect_gate] = imx_clk_gate2("ect_gate", "ipg", base + MX35_CCM_CGR0, 14); mx35_clocks_init()
156 clk[edio_gate] = imx_clk_gate2("edio_gate", "ipg", base + MX35_CCM_CGR0, 16); mx35_clocks_init()
157 clk[emi_gate] = imx_clk_gate2("emi_gate", "ipg", base + MX35_CCM_CGR0, 18); mx35_clocks_init()
158 clk[epit1_gate] = imx_clk_gate2("epit1_gate", "ipg", base + MX35_CCM_CGR0, 20); mx35_clocks_init()
159 clk[epit2_gate] = imx_clk_gate2("epit2_gate", "ipg", base + MX35_CCM_CGR0, 22); mx35_clocks_init()
160 clk[esai_gate] = imx_clk_gate2("esai_gate", "ipg", base + MX35_CCM_CGR0, 24); mx35_clocks_init()
161 clk[esdhc1_gate] = imx_clk_gate2("esdhc1_gate", "esdhc1_div", base + MX35_CCM_CGR0, 26); mx35_clocks_init()
162 clk[esdhc2_gate] = imx_clk_gate2("esdhc2_gate", "esdhc2_div", base + MX35_CCM_CGR0, 28); mx35_clocks_init()
163 clk[esdhc3_gate] = imx_clk_gate2("esdhc3_gate", "esdhc3_div", base + MX35_CCM_CGR0, 30); mx35_clocks_init()
165 clk[fec_gate] = imx_clk_gate2("fec_gate", "ipg", base + MX35_CCM_CGR1, 0); mx35_clocks_init()
166 clk[gpio1_gate] = imx_clk_gate2("gpio1_gate", "ipg", base + MX35_CCM_CGR1, 2); mx35_clocks_init()
167 clk[gpio2_gate] = imx_clk_gate2("gpio2_gate", "ipg", base + MX35_CCM_CGR1, 4); mx35_clocks_init()
168 clk[gpio3_gate] = imx_clk_gate2("gpio3_gate", "ipg", base + MX35_CCM_CGR1, 6); mx35_clocks_init()
169 clk[gpt_gate] = imx_clk_gate2("gpt_gate", "ipg", base + MX35_CCM_CGR1, 8); mx35_clocks_init()
170 clk[i2c1_gate] = imx_clk_gate2("i2c1_gate", "ipg_per", base + MX35_CCM_CGR1, 10); mx35_clocks_init()
171 clk[i2c2_gate] = imx_clk_gate2("i2c2_gate", "ipg_per", base + MX35_CCM_CGR1, 12); mx35_clocks_init()
172 clk[i2c3_gate] = imx_clk_gate2("i2c3_gate", "ipg_per", base + MX35_CCM_CGR1, 14); mx35_clocks_init()
173 clk[iomuxc_gate] = imx_clk_gate2("iomuxc_gate", "ipg", base + MX35_CCM_CGR1, 16); mx35_clocks_init()
174 clk[ipu_gate] = imx_clk_gate2("ipu_gate", "hsp", base + MX35_CCM_CGR1, 18); mx35_clocks_init()
175 clk[kpp_gate] = imx_clk_gate2("kpp_gate", "ipg", base + MX35_CCM_CGR1, 20); mx35_clocks_init()
176 clk[mlb_gate] = imx_clk_gate2("mlb_gate", "ahb", base + MX35_CCM_CGR1, 22); mx35_clocks_init()
177 clk[mshc_gate] = imx_clk_gate2("mshc_gate", "dummy", base + MX35_CCM_CGR1, 24); mx35_clocks_init()
178 clk[owire_gate] = imx_clk_gate2("owire_gate", "ipg_per", base + MX35_CCM_CGR1, 26); mx35_clocks_init()
179 clk[pwm_gate] = imx_clk_gate2("pwm_gate", "ipg_per", base + MX35_CCM_CGR1, 28); mx35_clocks_init()
180 clk[rngc_gate] = imx_clk_gate2("rngc_gate", "ipg", base + MX35_CCM_CGR1, 30); mx35_clocks_init()
182 clk[rtc_gate] = imx_clk_gate2("rtc_gate", "ipg", base + MX35_CCM_CGR2, 0); mx35_clocks_init()
183 clk[rtic_gate] = imx_clk_gate2("rtic_gate", "ahb", base + MX35_CCM_CGR2, 2); mx35_clocks_init()
184 clk[scc_gate] = imx_clk_gate2("scc_gate", "ipg", base + MX35_CCM_CGR2, 4); mx35_clocks_init()
185 clk[sdma_gate] = imx_clk_gate2("sdma_gate", "ahb", base + MX35_CCM_CGR2, 6); mx35_clocks_init()
186 clk[spba_gate] = imx_clk_gate2("spba_gate", "ipg", base + MX35_CCM_CGR2, 8); mx35_clocks_init()
187 clk[spdif_gate] = imx_clk_gate2("spdif_gate", "spdif_div_post", base + MX35_CCM_CGR2, 10); mx35_clocks_init()
188 clk[ssi1_gate] = imx_clk_gate2("ssi1_gate", "ssi1_div_post", base + MX35_CCM_CGR2, 12); mx35_clocks_init()
189 clk[ssi2_gate] = imx_clk_gate2("ssi2_gate", "ssi2_div_post", base + MX35_CCM_CGR2, 14); mx35_clocks_init()
190 clk[uart1_gate] = imx_clk_gate2("uart1_gate", "uart_div", base + MX35_CCM_CGR2, 16); mx35_clocks_init()
191 clk[uart2_gate] = imx_clk_gate2("uart2_gate", "uart_div", base + MX35_CCM_CGR2, 18); mx35_clocks_init()
192 clk[uart3_gate] = imx_clk_gate2("uart3_gate", "uart_div", base + MX35_CCM_CGR2, 20); mx35_clocks_init()
193 clk[usbotg_gate] = imx_clk_gate2("usbotg_gate", "ahb", base + MX35_CCM_CGR2, 22); mx35_clocks_init()
194 clk[wdog_gate] = imx_clk_gate2("wdog_gate", "ipg", base + MX35_CCM_CGR2, 24); mx35_clocks_init()
195 clk[max_gate] = imx_clk_gate2("max_gate", "dummy", base + MX35_CCM_CGR2, 26); mx35_clocks_init()
196 clk[admux_gate] = imx_clk_gate2("admux_gate", "ipg", base + MX35_CCM_CGR2, 30); mx35_clocks_init()
198 clk[csi_gate] = imx_clk_gate2("csi_gate", "csi_div", base + MX35_CCM_CGR3, 0); mx35_clocks_init()
199 clk[iim_gate] = imx_clk_gate2("iim_gate", "ipg", base + MX35_CCM_CGR3, 2); mx35_clocks_init()
200 clk[gpu2d_gate] = imx_clk_gate2("gpu2d_gate", "ahb", base + MX35_CCM_CGR3, 4); mx35_clocks_init()
/linux-4.1.27/drivers/clk/
H A Dclk-efm32gg.c28 void __iomem *base; efm32gg_cmu_init() local
33 base = of_iomap(np, 0); efm32gg_cmu_init()
34 if (!base) { efm32gg_cmu_init()
43 "HFXO", 0, base + CMU_HFPERCLKEN0, 0, 0, NULL); efm32gg_cmu_init()
45 "HFXO", 0, base + CMU_HFPERCLKEN0, 1, 0, NULL); efm32gg_cmu_init()
47 "HFXO", 0, base + CMU_HFPERCLKEN0, 2, 0, NULL); efm32gg_cmu_init()
49 "HFXO", 0, base + CMU_HFPERCLKEN0, 3, 0, NULL); efm32gg_cmu_init()
51 "HFXO", 0, base + CMU_HFPERCLKEN0, 4, 0, NULL); efm32gg_cmu_init()
53 "HFXO", 0, base + CMU_HFPERCLKEN0, 5, 0, NULL); efm32gg_cmu_init()
55 "HFXO", 0, base + CMU_HFPERCLKEN0, 6, 0, NULL); efm32gg_cmu_init()
57 "HFXO", 0, base + CMU_HFPERCLKEN0, 7, 0, NULL); efm32gg_cmu_init()
59 "HFXO", 0, base + CMU_HFPERCLKEN0, 8, 0, NULL); efm32gg_cmu_init()
61 "HFXO", 0, base + CMU_HFPERCLKEN0, 9, 0, NULL); efm32gg_cmu_init()
63 "HFXO", 0, base + CMU_HFPERCLKEN0, 10, 0, NULL); efm32gg_cmu_init()
65 "HFXO", 0, base + CMU_HFPERCLKEN0, 11, 0, NULL); efm32gg_cmu_init()
67 "HFXO", 0, base + CMU_HFPERCLKEN0, 12, 0, NULL); efm32gg_cmu_init()
69 "HFXO", 0, base + CMU_HFPERCLKEN0, 13, 0, NULL); efm32gg_cmu_init()
71 "HFXO", 0, base + CMU_HFPERCLKEN0, 14, 0, NULL); efm32gg_cmu_init()
73 "HFXO", 0, base + CMU_HFPERCLKEN0, 15, 0, NULL); efm32gg_cmu_init()
75 "HFXO", 0, base + CMU_HFPERCLKEN0, 16, 0, NULL); efm32gg_cmu_init()
77 "HFXO", 0, base + CMU_HFPERCLKEN0, 17, 0, NULL); efm32gg_cmu_init()
H A Dclk-moxart.c20 static void __iomem *base; moxart_of_pll_clk_init() local
29 base = of_iomap(node, 0); moxart_of_pll_clk_init()
30 if (!base) { moxart_of_pll_clk_init()
35 mul = readl(base + 0x30) >> 3 & 0x3f; moxart_of_pll_clk_init()
36 iounmap(base); moxart_of_pll_clk_init()
58 static void __iomem *base; moxart_of_apb_clk_init() local
68 base = of_iomap(node, 0); moxart_of_apb_clk_init()
69 if (!base) { moxart_of_apb_clk_init()
74 val = readl(base + 0xc) >> 4 & 0x7; moxart_of_apb_clk_init()
75 iounmap(base); moxart_of_apb_clk_init()
/linux-4.1.27/arch/mips/alchemy/common/
H A Dvss.c24 void __iomem *base = (void __iomem *)VSS_ADDR(block); __enable_block() local
26 __raw_writel(3, base + VSS_CLKRST); /* enable clock, assert reset */ __enable_block()
29 __raw_writel(0x01fffffe, base + VSS_GATE); /* maximum setup time */ __enable_block()
33 __raw_writel(0x01, base + VSS_FTR); __enable_block()
35 __raw_writel(0x03, base + VSS_FTR); __enable_block()
37 __raw_writel(0x07, base + VSS_FTR); __enable_block()
39 __raw_writel(0x0f, base + VSS_FTR); __enable_block()
42 __raw_writel(0x01ffffff, base + VSS_GATE); /* start FSM too */ __enable_block()
45 __raw_writel(2, base + VSS_CLKRST); /* deassert reset */ __enable_block()
48 __raw_writel(0x1f, base + VSS_FTR); /* enable isolation cells */ __enable_block()
55 void __iomem *base = (void __iomem *)VSS_ADDR(block); __disable_block() local
57 __raw_writel(0x0f, base + VSS_FTR); /* disable isolation cells */ __disable_block()
59 __raw_writel(0, base + VSS_GATE); /* disable FSM */ __disable_block()
61 __raw_writel(3, base + VSS_CLKRST); /* assert reset */ __disable_block()
63 __raw_writel(1, base + VSS_CLKRST); /* disable clock */ __disable_block()
65 __raw_writel(0, base + VSS_FTR); /* disable all footers */ __disable_block()
H A Dusb.c5 * area. Au1550 has OHCI on different base address. No need to handle
97 static inline void __au1300_usb_phyctl(void __iomem *base, int enable) __au1300_usb_phyctl() argument
101 r = __raw_readl(base + USB_DWC_CTRL2); __au1300_usb_phyctl()
102 s = __raw_readl(base + USB_DWC_CTRL3); __au1300_usb_phyctl()
111 __raw_writel(r, base + USB_DWC_CTRL2); __au1300_usb_phyctl()
117 __raw_writel(r, base + USB_DWC_CTRL2); __au1300_usb_phyctl()
122 static inline void __au1300_ohci_control(void __iomem *base, int enable, int id) __au1300_ohci_control() argument
127 __raw_writel(1, base + USB_DWC_CTRL7); /* start OHCI clock */ __au1300_ohci_control()
130 r = __raw_readl(base + USB_DWC_CTRL3); /* enable OHCI block */ __au1300_ohci_control()
133 __raw_writel(r, base + USB_DWC_CTRL3); __au1300_ohci_control()
136 __au1300_usb_phyctl(base, enable); /* power up the PHYs */ __au1300_ohci_control()
138 r = __raw_readl(base + USB_INT_ENABLE); __au1300_ohci_control()
140 __raw_writel(r, base + USB_INT_ENABLE); __au1300_ohci_control()
144 __raw_writel(0, base + USB_DWC_CTRL7); __au1300_ohci_control()
147 r = __raw_readl(base + USB_INT_ENABLE); __au1300_ohci_control()
149 __raw_writel(r, base + USB_INT_ENABLE); __au1300_ohci_control()
152 r = __raw_readl(base + USB_DWC_CTRL3); __au1300_ohci_control()
155 __raw_writel(r, base + USB_DWC_CTRL3); __au1300_ohci_control()
158 __au1300_usb_phyctl(base, enable); __au1300_ohci_control()
162 static inline void __au1300_ehci_control(void __iomem *base, int enable) __au1300_ehci_control() argument
167 r = __raw_readl(base + USB_DWC_CTRL3); __au1300_ehci_control()
169 __raw_writel(r, base + USB_DWC_CTRL3); __au1300_ehci_control()
172 r = __raw_readl(base + USB_DWC_CTRL1); __au1300_ehci_control()
174 __raw_writel(r, base + USB_DWC_CTRL1); __au1300_ehci_control()
177 __au1300_usb_phyctl(base, enable); __au1300_ehci_control()
179 r = __raw_readl(base + USB_INT_ENABLE); __au1300_ehci_control()
181 __raw_writel(r, base + USB_INT_ENABLE); __au1300_ehci_control()
184 r = __raw_readl(base + USB_INT_ENABLE); __au1300_ehci_control()
186 __raw_writel(r, base + USB_INT_ENABLE); __au1300_ehci_control()
189 r = __raw_readl(base + USB_DWC_CTRL1); __au1300_ehci_control()
191 __raw_writel(r, base + USB_DWC_CTRL1); __au1300_ehci_control()
194 r = __raw_readl(base + USB_DWC_CTRL3); __au1300_ehci_control()
196 __raw_writel(r, base + USB_DWC_CTRL3); __au1300_ehci_control()
199 __au1300_usb_phyctl(base, enable); __au1300_ehci_control()
203 static inline void __au1300_udc_control(void __iomem *base, int enable) __au1300_udc_control() argument
208 r = __raw_readl(base + USB_DWC_CTRL1); __au1300_udc_control()
210 __raw_writel(r, base + USB_DWC_CTRL1); __au1300_udc_control()
213 __au1300_usb_phyctl(base, enable); __au1300_udc_control()
215 r = __raw_readl(base + USB_INT_ENABLE); __au1300_udc_control()
217 __raw_writel(r, base + USB_INT_ENABLE); __au1300_udc_control()
220 r = __raw_readl(base + USB_INT_ENABLE); __au1300_udc_control()
222 __raw_writel(r, base + USB_INT_ENABLE); __au1300_udc_control()
225 r = __raw_readl(base + USB_DWC_CTRL1); __au1300_udc_control()
227 __raw_writel(r, base + USB_DWC_CTRL1); __au1300_udc_control()
230 __au1300_usb_phyctl(base, enable); __au1300_udc_control()
234 static inline void __au1300_otg_control(void __iomem *base, int enable) __au1300_otg_control() argument
238 r = __raw_readl(base + USB_DWC_CTRL3); __au1300_otg_control()
240 __raw_writel(r, base + USB_DWC_CTRL3); __au1300_otg_control()
243 r = __raw_readl(base + USB_DWC_CTRL1); __au1300_otg_control()
245 __raw_writel(r, base + USB_DWC_CTRL1); __au1300_otg_control()
248 __au1300_usb_phyctl(base, enable); __au1300_otg_control()
250 r = __raw_readl(base + USB_DWC_CTRL1); __au1300_otg_control()
252 __raw_writel(r, base + USB_DWC_CTRL1); __au1300_otg_control()
255 r = __raw_readl(base + USB_DWC_CTRL3); __au1300_otg_control()
257 __raw_writel(r, base + USB_DWC_CTRL3); __au1300_otg_control()
260 __au1300_usb_phyctl(base, enable); __au1300_otg_control()
266 void __iomem *base = au1300_usb_control() local
272 __au1300_ohci_control(base, enable, 0); au1300_usb_control()
275 __au1300_ohci_control(base, enable, 1); au1300_usb_control()
278 __au1300_ehci_control(base, enable); au1300_usb_control()
281 __au1300_udc_control(base, enable); au1300_usb_control()
284 __au1300_otg_control(base, enable); au1300_usb_control()
294 void __iomem *base = au1300_usb_init() local
302 __raw_writel(0, base + USB_INT_ENABLE); /* disable all USB irqs */ au1300_usb_init()
304 __raw_writel(0, base + USB_DWC_CTRL3); /* disable all clocks */ au1300_usb_init()
306 __raw_writel(~0, base + USB_MSR_ERR); /* clear all errors */ au1300_usb_init()
308 __raw_writel(~0, base + USB_INT_STATUS); /* clear int status */ au1300_usb_init()
311 __raw_writel(USB_SBUS_CTRL_SBCA, base + USB_SBUS_CTRL); au1300_usb_init()
315 static inline void __au1200_ohci_control(void __iomem *base, int enable) __au1200_ohci_control() argument
317 unsigned long r = __raw_readl(base + AU1200_USBCFG); __au1200_ohci_control()
319 __raw_writel(r | USBCFG_OCE, base + AU1200_USBCFG); __au1200_ohci_control()
323 __raw_writel(r & ~USBCFG_OCE, base + AU1200_USBCFG); __au1200_ohci_control()
329 static inline void __au1200_ehci_control(void __iomem *base, int enable) __au1200_ehci_control() argument
331 unsigned long r = __raw_readl(base + AU1200_USBCFG); __au1200_ehci_control()
333 __raw_writel(r | USBCFG_ECE | USBCFG_PPE, base + AU1200_USBCFG); __au1200_ehci_control()
339 __raw_writel(r & ~USBCFG_ECE, base + AU1200_USBCFG); __au1200_ehci_control()
345 static inline void __au1200_udc_control(void __iomem *base, int enable) __au1200_udc_control() argument
347 unsigned long r = __raw_readl(base + AU1200_USBCFG); __au1200_udc_control()
349 __raw_writel(r | USBCFG_UCE | USBCFG_PPE, base + AU1200_USBCFG); __au1200_udc_control()
354 __raw_writel(r & ~USBCFG_UCE, base + AU1200_USBCFG); __au1200_udc_control()
361 void __iomem *base = au1200_usb_control() local
366 __au1200_ohci_control(base, enable); au1200_usb_control()
369 __au1200_udc_control(base, enable); au1200_usb_control()
372 __au1200_ehci_control(base, enable); au1200_usb_control()
384 void __iomem *base = au1200_usb_init() local
386 __raw_writel(USBCFG_INIT_AU1200, base + AU1200_USBCFG); au1200_usb_init()
393 void __iomem *base = (void __iomem *)KSEG1ADDR(rb + reg); au1000_usb_init() local
394 unsigned long r = __raw_readl(base); au1000_usb_init()
416 __raw_writel(r, base); au1000_usb_init()
426 void __iomem *base = (void __iomem *)KSEG1ADDR(rb); __au1xx0_ohci_control() local
427 unsigned long r = __raw_readl(base + creg); __au1xx0_ohci_control()
437 __raw_writel(r | USBHEN_CE, base + creg); __au1xx0_ohci_control()
440 __raw_writel(r | USBHEN_CE | USBHEN_E, base + creg); __au1xx0_ohci_control()
445 while (__raw_readl(base + creg), __au1xx0_ohci_control()
446 !(__raw_readl(base + creg) & USBHEN_RD)) __au1xx0_ohci_control()
449 __raw_writel(r & ~(USBHEN_CE | USBHEN_E), base + creg); __au1xx0_ohci_control()
513 void __iomem *base = (void __iomem *)KSEG1ADDR(br); au1000_usb_pm() local
516 alchemy_usb_pmdata[0] = __raw_readl(base + creg); au1000_usb_pm()
518 __raw_writel(0, base + 0x04); au1000_usb_pm()
520 __raw_writel(0, base + creg); au1000_usb_pm()
523 __raw_writel(alchemy_usb_pmdata[0], base + creg); au1000_usb_pm()
530 void __iomem *base = au1200_usb_pm() local
535 alchemy_usb_pmdata[0] = __raw_readl(base + 0x00); au1200_usb_pm()
536 alchemy_usb_pmdata[1] = __raw_readl(base + 0x04); au1200_usb_pm()
542 __raw_writel(alchemy_usb_pmdata[0], base + 0x00); au1200_usb_pm()
543 __raw_writel(alchemy_usb_pmdata[1], base + 0x04); au1200_usb_pm()
550 void __iomem *base = au1300_usb_pm() local
554 alchemy_usb_pmdata[0] = __raw_readl(base + USB_DWC_CTRL4); au1300_usb_pm()
557 __raw_writel(alchemy_usb_pmdata[0], base + USB_DWC_CTRL4); au1300_usb_pm()
H A Dirq.c291 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); au1x_ic0_unmask() local
293 __raw_writel(1 << bit, base + IC_MASKSET); au1x_ic0_unmask()
294 __raw_writel(1 << bit, base + IC_WAKESET); au1x_ic0_unmask()
301 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); au1x_ic1_unmask() local
303 __raw_writel(1 << bit, base + IC_MASKSET); au1x_ic1_unmask()
304 __raw_writel(1 << bit, base + IC_WAKESET); au1x_ic1_unmask()
311 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); au1x_ic0_mask() local
313 __raw_writel(1 << bit, base + IC_MASKCLR); au1x_ic0_mask()
314 __raw_writel(1 << bit, base + IC_WAKECLR); au1x_ic0_mask()
321 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); au1x_ic1_mask() local
323 __raw_writel(1 << bit, base + IC_MASKCLR); au1x_ic1_mask()
324 __raw_writel(1 << bit, base + IC_WAKECLR); au1x_ic1_mask()
331 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); au1x_ic0_ack() local
337 __raw_writel(1 << bit, base + IC_FALLINGCLR); au1x_ic0_ack()
338 __raw_writel(1 << bit, base + IC_RISINGCLR); au1x_ic0_ack()
345 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); au1x_ic1_ack() local
351 __raw_writel(1 << bit, base + IC_FALLINGCLR); au1x_ic1_ack()
352 __raw_writel(1 << bit, base + IC_RISINGCLR); au1x_ic1_ack()
359 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); au1x_ic0_maskack() local
361 __raw_writel(1 << bit, base + IC_WAKECLR); au1x_ic0_maskack()
362 __raw_writel(1 << bit, base + IC_MASKCLR); au1x_ic0_maskack()
363 __raw_writel(1 << bit, base + IC_RISINGCLR); au1x_ic0_maskack()
364 __raw_writel(1 << bit, base + IC_FALLINGCLR); au1x_ic0_maskack()
371 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); au1x_ic1_maskack() local
373 __raw_writel(1 << bit, base + IC_WAKECLR); au1x_ic1_maskack()
374 __raw_writel(1 << bit, base + IC_MASKCLR); au1x_ic1_maskack()
375 __raw_writel(1 << bit, base + IC_RISINGCLR); au1x_ic1_maskack()
376 __raw_writel(1 << bit, base + IC_FALLINGCLR); au1x_ic1_maskack()
432 void __iomem *base; au1x_ic_settype() local
438 base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); au1x_ic_settype()
442 base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); au1x_ic_settype()
452 __raw_writel(1 << bit, base + IC_CFG2CLR); au1x_ic_settype()
453 __raw_writel(1 << bit, base + IC_CFG1CLR); au1x_ic_settype()
454 __raw_writel(1 << bit, base + IC_CFG0SET); au1x_ic_settype()
459 __raw_writel(1 << bit, base + IC_CFG2CLR); au1x_ic_settype()
460 __raw_writel(1 << bit, base + IC_CFG1SET); au1x_ic_settype()
461 __raw_writel(1 << bit, base + IC_CFG0CLR); au1x_ic_settype()
466 __raw_writel(1 << bit, base + IC_CFG2CLR); au1x_ic_settype()
467 __raw_writel(1 << bit, base + IC_CFG1SET); au1x_ic_settype()
468 __raw_writel(1 << bit, base + IC_CFG0SET); au1x_ic_settype()
473 __raw_writel(1 << bit, base + IC_CFG2SET); au1x_ic_settype()
474 __raw_writel(1 << bit, base + IC_CFG1CLR); au1x_ic_settype()
475 __raw_writel(1 << bit, base + IC_CFG0SET); au1x_ic_settype()
480 __raw_writel(1 << bit, base + IC_CFG2SET); au1x_ic_settype()
481 __raw_writel(1 << bit, base + IC_CFG1SET); au1x_ic_settype()
482 __raw_writel(1 << bit, base + IC_CFG0CLR); au1x_ic_settype()
487 __raw_writel(1 << bit, base + IC_CFG2CLR); au1x_ic_settype()
488 __raw_writel(1 << bit, base + IC_CFG1CLR); au1x_ic_settype()
489 __raw_writel(1 << bit, base + IC_CFG0CLR); au1x_ic_settype()
715 static inline void ic_init(void __iomem *base) ic_init() argument
718 __raw_writel(0xffffffff, base + IC_CFG0CLR); ic_init()
719 __raw_writel(0xffffffff, base + IC_CFG1CLR); ic_init()
720 __raw_writel(0xffffffff, base + IC_CFG2CLR); ic_init()
721 __raw_writel(0xffffffff, base + IC_MASKCLR); ic_init()
722 __raw_writel(0xffffffff, base + IC_ASSIGNCLR); ic_init()
723 __raw_writel(0xffffffff, base + IC_WAKECLR); ic_init()
724 __raw_writel(0xffffffff, base + IC_SRCSET); ic_init()
725 __raw_writel(0xffffffff, base + IC_FALLINGCLR); ic_init()
726 __raw_writel(0xffffffff, base + IC_RISINGCLR); ic_init()
727 __raw_writel(0x00000000, base + IC_TESTBIT); ic_init()
733 static inline void alchemy_ic_suspend_one(void __iomem *base, unsigned long *d) alchemy_ic_suspend_one() argument
735 d[0] = __raw_readl(base + IC_CFG0RD); alchemy_ic_suspend_one()
736 d[1] = __raw_readl(base + IC_CFG1RD); alchemy_ic_suspend_one()
737 d[2] = __raw_readl(base + IC_CFG2RD); alchemy_ic_suspend_one()
738 d[3] = __raw_readl(base + IC_SRCRD); alchemy_ic_suspend_one()
739 d[4] = __raw_readl(base + IC_ASSIGNRD); alchemy_ic_suspend_one()
740 d[5] = __raw_readl(base + IC_WAKERD); alchemy_ic_suspend_one()
741 d[6] = __raw_readl(base + IC_MASKRD); alchemy_ic_suspend_one()
742 ic_init(base); /* shut it up too while at it */ alchemy_ic_suspend_one()
745 static inline void alchemy_ic_resume_one(void __iomem *base, unsigned long *d) alchemy_ic_resume_one() argument
747 ic_init(base); alchemy_ic_resume_one()
749 __raw_writel(d[0], base + IC_CFG0SET); alchemy_ic_resume_one()
750 __raw_writel(d[1], base + IC_CFG1SET); alchemy_ic_resume_one()
751 __raw_writel(d[2], base + IC_CFG2SET); alchemy_ic_resume_one()
752 __raw_writel(d[3], base + IC_SRCSET); alchemy_ic_resume_one()
753 __raw_writel(d[4], base + IC_ASSIGNSET); alchemy_ic_resume_one()
754 __raw_writel(d[5], base + IC_WAKESET); alchemy_ic_resume_one()
757 __raw_writel(d[6], base + IC_MASKSET); alchemy_ic_resume_one()
780 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1300_GPIC_PHYS_ADDR); alchemy_gpic_suspend() local
784 alchemy_gpic_pmdata[0] = __raw_readl(base + AU1300_GPIC_IEN + 0x0); alchemy_gpic_suspend()
785 alchemy_gpic_pmdata[1] = __raw_readl(base + AU1300_GPIC_IEN + 0x4); alchemy_gpic_suspend()
786 alchemy_gpic_pmdata[2] = __raw_readl(base + AU1300_GPIC_IEN + 0x8); alchemy_gpic_suspend()
787 alchemy_gpic_pmdata[3] = __raw_readl(base + AU1300_GPIC_IEN + 0xc); alchemy_gpic_suspend()
790 alchemy_gpic_pmdata[4] = __raw_readl(base + AU1300_GPIC_DMASEL); alchemy_gpic_suspend()
793 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0x0); alchemy_gpic_suspend()
794 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0x4); alchemy_gpic_suspend()
795 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0x8); alchemy_gpic_suspend()
796 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0xc); alchemy_gpic_suspend()
800 base += AU1300_GPIC_PINCFG; alchemy_gpic_suspend()
802 alchemy_gpic_pmdata[i + 5] = __raw_readl(base + (i << 2)); alchemy_gpic_suspend()
811 void __iomem *base = (void __iomem *)KSEG1ADDR(AU1300_GPIC_PHYS_ADDR); alchemy_gpic_resume() local
815 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0x0); alchemy_gpic_resume()
816 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0x4); alchemy_gpic_resume()
817 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0x8); alchemy_gpic_resume()
818 __raw_writel(~0UL, base + AU1300_GPIC_IDIS + 0xc); alchemy_gpic_resume()
822 base += AU1300_GPIC_PINCFG; alchemy_gpic_resume()
824 __raw_writel(alchemy_gpic_pmdata[i + 5], base + (i << 2)); alchemy_gpic_resume()
828 base = (void __iomem *)KSEG1ADDR(AU1300_GPIC_PHYS_ADDR); alchemy_gpic_resume()
829 __raw_writel(alchemy_gpic_pmdata[4], base + AU1300_GPIC_DMASEL); alchemy_gpic_resume()
833 __raw_writel(alchemy_gpic_pmdata[0], base + AU1300_GPIC_IEN + 0x0); alchemy_gpic_resume()
834 __raw_writel(alchemy_gpic_pmdata[1], base + AU1300_GPIC_IEN + 0x4); alchemy_gpic_resume()
835 __raw_writel(alchemy_gpic_pmdata[2], base + AU1300_GPIC_IEN + 0x8); alchemy_gpic_resume()
836 __raw_writel(alchemy_gpic_pmdata[3], base + AU1300_GPIC_IEN + 0xc); alchemy_gpic_resume()
853 #define DISP(name, base, addr) \
858 generic_handle_irq(base + __ffs(r)); \
879 void __iomem *base; au1000_init_irq() local
905 base = (void __iomem *)KSEG1ADDR(AU1000_IC1_PHYS_ADDR); au1000_init_irq()
908 base = (void __iomem *)KSEG1ADDR(AU1000_IC0_PHYS_ADDR); au1000_init_irq()
911 __raw_writel(1 << bit, base + IC_ASSIGNSET); au1000_init_irq()
/linux-4.1.27/include/linux/spi/
H A Dmc33880.h6 unsigned base; member in struct:mc33880_platform_data
/linux-4.1.27/drivers/net/ethernet/broadcom/bnx2x/
H A Dbnx2x_fw_defs.h13 #define CSTORM_ASSERT_LIST_INDEX_OFFSET (IRO[152].base)
15 (IRO[151].base + ((assertListEntry) * IRO[151].m1))
17 (IRO[157].base + (((pfId)>>1) * IRO[157].m1) + (((pfId)&1) * \
20 (IRO[158].base + (((pfId)>>1) * IRO[158].m1) + (((pfId)&1) * \
23 (IRO[163].base + ((funcId) * IRO[163].m1))
25 (IRO[153].base + ((funcId) * IRO[153].m1))
27 (IRO[143].base + ((hcIndex) * IRO[143].m1) + ((sbId) * IRO[143].m2))
29 (IRO[142].base + (((hcIndex)>>2) * IRO[142].m1) + (((hcIndex)&3) \
31 #define CSTORM_IGU_MODE_OFFSET (IRO[161].base)
33 (IRO[323].base + ((pfId) * IRO[323].m1))
35 (IRO[324].base + ((pfId) * IRO[324].m1))
37 (IRO[316].base + ((pfId) * IRO[316].m1) + ((iscsiEqId) * IRO[316].m2))
39 (IRO[318].base + ((pfId) * IRO[318].m1) + ((iscsiEqId) * IRO[318].m2))
41 (IRO[317].base + ((pfId) * IRO[317].m1) + ((iscsiEqId) * IRO[317].m2))
43 (IRO[319].base + ((pfId) * IRO[319].m1) + ((iscsiEqId) * IRO[319].m2))
45 (IRO[315].base + ((pfId) * IRO[315].m1) + ((iscsiEqId) * IRO[315].m2))
47 (IRO[321].base + ((pfId) * IRO[321].m1) + ((iscsiEqId) * IRO[321].m2))
49 (IRO[320].base + ((pfId) * IRO[320].m1) + ((iscsiEqId) * IRO[320].m2))
51 (IRO[322].base + ((pfId) * IRO[322].m1))
53 (IRO[314].base + ((pfId) * IRO[314].m1))
55 (IRO[313].base + ((pfId) * IRO[313].m1))
57 (IRO[312].base + ((pfId) * IRO[312].m1))
59 (IRO[155].base + ((funcId) * IRO[155].m1))
61 (IRO[146].base + ((pfId) * IRO[146].m1))
63 (IRO[147].base + ((pfId) * IRO[147].m1))
65 (IRO[145].base + ((pfId) * IRO[145].m1))
68 (IRO[148].base + ((pfId) * IRO[148].m1))
71 (IRO[140].base + ((sbId) * IRO[140].m1) + ((hcIndex) * IRO[140].m2))
73 (IRO[137].base + ((sbId) * IRO[137].m1))
75 (IRO[138].base + ((sbId) * IRO[138].m1))
77 (IRO[139].base + ((sbId) * IRO[139].m1) + ((hcIndex) * IRO[139].m2))
79 (IRO[136].base + ((sbId) * IRO[136].m1))
82 (IRO[141].base + ((sbId) * IRO[141].m1))
85 (IRO[159].base + ((vfId) * IRO[159].m1))
87 (IRO[160].base + ((vfId) * IRO[160].m1))
89 (IRO[154].base + ((funcId) * IRO[154].m1))
91 (IRO[207].base + ((pfId) * IRO[207].m1))
92 #define TSTORM_ASSERT_LIST_INDEX_OFFSET (IRO[102].base)
94 (IRO[101].base + ((assertListEntry) * IRO[101].m1))
96 (IRO[205].base + ((pfId) * IRO[205].m1))
98 (IRO[107].base + ((funcId) * IRO[107].m1))
100 (IRO[278].base + ((pfId) * IRO[278].m1))
102 (IRO[279].base + ((pfId) * IRO[279].m1))
104 (IRO[280].base + ((pfId) * IRO[280].m1))
106 (IRO[281].base + ((pfId) * IRO[281].m1))
108 (IRO[277].base + ((pfId) * IRO[277].m1))
110 (IRO[276].base + ((pfId) * IRO[276].m1))
112 (IRO[275].base + ((pfId) * IRO[275].m1))
114 (IRO[274].base + ((pfId) * IRO[274].m1))
116 (IRO[284].base + ((pfId) * IRO[284].m1))
118 (IRO[270].base + ((pfId) * IRO[270].m1))
120 (IRO[271].base + ((pfId) * IRO[271].m1))
122 (IRO[272].base + ((pfId) * IRO[272].m1))
124 (IRO[273].base + ((pfId) * IRO[273].m1))
126 (IRO[206].base + ((pfId) * IRO[206].m1))
128 (IRO[109].base + ((funcId) * IRO[109].m1))
130 (IRO[223].base + ((pfId) * IRO[223].m1))
132 (IRO[108].base + ((funcId) * IRO[108].m1))
133 #define USTORM_AGG_DATA_OFFSET (IRO[212].base)
135 #define USTORM_ASSERT_LIST_INDEX_OFFSET (IRO[181].base)
137 (IRO[180].base + ((assertListEntry) * IRO[180].m1))
139 (IRO[187].base + ((portId) * IRO[187].m1))
141 (IRO[325].base + ((pfId) * IRO[325].m1))
143 (IRO[182].base + ((funcId) * IRO[182].m1))
145 (IRO[289].base + ((pfId) * IRO[289].m1))
147 (IRO[290].base + ((pfId) * IRO[290].m1))
149 (IRO[294].base + ((pfId) * IRO[294].m1))
151 (IRO[291].base + ((pfId) * IRO[291].m1))
153 (IRO[287].base + ((pfId) * IRO[287].m1))
155 (IRO[286].base + ((pfId) * IRO[286].m1))
157 (IRO[285].base + ((pfId) * IRO[285].m1))
159 (IRO[288].base + ((pfId) * IRO[288].m1))
161 (IRO[292].base + ((pfId) * IRO[292].m1))
163 (IRO[293].base + ((pfId) * IRO[293].m1))
165 (IRO[186].base + ((pfId) * IRO[186].m1))
167 (IRO[184].base + ((funcId) * IRO[184].m1))
169 (IRO[215].base + ((portId) * IRO[215].m1) + ((clientId) * \
172 (IRO[216].base + ((qzoneId) * IRO[216].m1))
173 #define USTORM_TPA_BTR_OFFSET (IRO[213].base)
176 (IRO[183].base + ((funcId) * IRO[183].m1))
177 #define XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE (IRO[67].base)
178 #define XSTORM_AGG_INT_FINAL_CLEANUP_INDEX (IRO[66].base)
179 #define XSTORM_ASSERT_LIST_INDEX_OFFSET (IRO[51].base)
181 (IRO[50].base + ((assertListEntry) * IRO[50].m1))
183 (IRO[43].base + ((portId) * IRO[43].m1))
185 (IRO[45].base + ((pfId) * IRO[45].m1))
187 (IRO[47].base + ((funcId) * IRO[47].m1))
189 (IRO[302].base + ((pfId) * IRO[302].m1))
191 (IRO[305].base + ((pfId) * IRO[305].m1))
193 (IRO[306].base + ((pfId) * IRO[306].m1))
195 (IRO[307].base + ((pfId) * IRO[307].m1))
197 (IRO[308].base + ((pfId) * IRO[308].m1))
199 (IRO[309].base + ((pfId) * IRO[309].m1))
201 (IRO[310].base + ((pfId) * IRO[310].m1))
203 (IRO[311].base + ((pfId) * IRO[311].m1))
205 (IRO[301].base + ((pfId) * IRO[301].m1))
207 (IRO[300].base + ((pfId) * IRO[300].m1))
209 (IRO[299].base + ((pfId) * IRO[299].m1))
211 (IRO[304].base + ((pfId) * IRO[304].m1))
213 (IRO[303].base + ((pfId) * IRO[303].m1))
215 (IRO[298].base + ((pfId) * IRO[298].m1))
217 (IRO[297].base + ((pfId) * IRO[297].m1))
219 (IRO[296].base + ((pfId) * IRO[296].m1))
221 (IRO[295].base + ((pfId) * IRO[295].m1))
223 (IRO[44].base + ((pfId) * IRO[44].m1))
225 (IRO[49].base + ((funcId) * IRO[49].m1))
227 (IRO[32].base + ((funcId) * IRO[32].m1))
230 (IRO[30].base + ((funcId) * IRO[30].m1))
232 (IRO[31].base + ((funcId) * IRO[31].m1))
234 (IRO[217].base + ((portId) * IRO[217].m1))
236 (IRO[218].base + ((portId) * IRO[218].m1))
238 (IRO[220].base + (((pfId)>>1) * IRO[220].m1) + (((pfId)&1) * \
241 (IRO[48].base + ((funcId) * IRO[48].m1))
/linux-4.1.27/arch/powerpc/boot/
H A Dstdlib.c15 /* Not currently supported: leading whitespace, sign, 0x prefix, zero base */ strtoull()
16 unsigned long long int strtoull(const char *ptr, char **end, int base) strtoull() argument
20 if (base > 36) strtoull()
26 if (*ptr >= '0' && *ptr <= '9' && *ptr < '0' + base) strtoull()
28 else if (*ptr >= 'A' && *ptr < 'A' + base - 10) strtoull()
30 else if (*ptr >= 'a' && *ptr < 'a' + base - 10) strtoull()
35 ret *= base; strtoull()
H A Dstdlib.h4 unsigned long long int strtoull(const char *ptr, char **end, int base);
H A Dcrt0.S233 #define SAVE_GPR(n, base) std n,8*(n)(base)
234 #define REST_GPR(n, base) ld n,8*(n)(base)
235 #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
236 #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
237 #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
238 #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
239 #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
240 #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
241 #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
242 #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
/linux-4.1.27/arch/powerpc/include/asm/
H A Dppc_asm.h78 #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
79 #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
80 #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
81 #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
83 #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
84 #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
85 #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
86 SAVE_10GPRS(22, base)
87 #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
88 REST_10GPRS(22, base)
91 #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
92 #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
93 #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
94 #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
95 #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
96 #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
97 #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
98 #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
100 #define SAVE_FPR(n, base) stfd n,8*TS_FPRWIDTH*(n)(base)
101 #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
102 #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
103 #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
104 #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
105 #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
106 #define REST_FPR(n, base) lfd n,8*TS_FPRWIDTH*(n)(base)
107 #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
108 #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
109 #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
110 #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
111 #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
113 #define SAVE_VR(n,b,base) li b,16*(n); stvx n,base,b
114 #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
115 #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
116 #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
117 #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
118 #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
119 #define REST_VR(n,b,base) li b,16*(n); lvx n,base,b
120 #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
121 #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
122 #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
123 #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
124 #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
127 #define STXVD2X_ROT(n,b,base) STXVD2X(n,b,base)
128 #define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base)
130 #define STXVD2X_ROT(n,b,base) XXSWAPD(n,n); \
131 STXVD2X(n,b,base); \
134 #define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base); \
138 #define SAVE_VSR(n,b,base) li b,16*(n); STXVD2X_ROT(n,R##base,R##b)
139 #define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base)
140 #define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base)
141 #define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base)
142 #define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base)
143 #define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base)
144 #define REST_VSR(n,b,base) li b,16*(n); LXVD2X_ROT(n,R##base,R##b)
145 #define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base)
146 #define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base)
147 #define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base)
148 #define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base)
149 #define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base)
152 * b = base register for addressing, o = base offset from register of 1st EVR
509 * physical base address of RAM at compile time.
/linux-4.1.27/arch/arm/mach-realview/include/mach/
H A Duncompress.h29 #define AMBA_UART_DR(base) (*(volatile unsigned char *)((base) + 0x00))
30 #define AMBA_UART_LCRH(base) (*(volatile unsigned char *)((base) + 0x2c))
31 #define AMBA_UART_CR(base) (*(volatile unsigned char *)((base) + 0x30))
32 #define AMBA_UART_FR(base) (*(volatile unsigned char *)((base) + 0x18))
35 * Return the UART base address
58 unsigned long base = get_uart_base(); putc() local
60 while (AMBA_UART_FR(base) & (1 << 5)) putc()
63 AMBA_UART_DR(base) = c; putc()
68 unsigned long base = get_uart_base(); flush() local
70 while (AMBA_UART_FR(base) & (1 << 3)) flush()
/linux-4.1.27/drivers/isdn/hardware/avm/
H A Davmcard.h219 static inline unsigned char b1outp(unsigned int base, b1outp() argument
223 outb(value, base + offset); b1outp()
224 return inb(base + B1_ANALYSE); b1outp()
228 static inline int b1_rx_full(unsigned int base) b1_rx_full() argument
230 return inb(base + B1_INSTAT) & 0x1; b1_rx_full()
233 static inline unsigned char b1_get_byte(unsigned int base) b1_get_byte() argument
236 while (!b1_rx_full(base) && time_before(jiffies, stop)); b1_get_byte()
237 if (b1_rx_full(base)) b1_get_byte()
238 return inb(base + B1_READ); b1_get_byte()
239 printk(KERN_CRIT "b1lli(0x%x): rx not full after 1 second\n", base); b1_get_byte()
243 static inline unsigned int b1_get_word(unsigned int base) b1_get_word() argument
246 val |= b1_get_byte(base); b1_get_word()
247 val |= (b1_get_byte(base) << 8); b1_get_word()
248 val |= (b1_get_byte(base) << 16); b1_get_word()
249 val |= (b1_get_byte(base) << 24); b1_get_word()
253 static inline int b1_tx_empty(unsigned int base) b1_tx_empty() argument
255 return inb(base + B1_OUTSTAT) & 0x1; b1_tx_empty()
258 static inline void b1_put_byte(unsigned int base, unsigned char val) b1_put_byte() argument
260 while (!b1_tx_empty(base)); b1_put_byte()
261 b1outp(base, B1_WRITE, val); b1_put_byte()
264 static inline int b1_save_put_byte(unsigned int base, unsigned char val) b1_save_put_byte() argument
267 while (!b1_tx_empty(base) && time_before(jiffies, stop)); b1_save_put_byte()
268 if (!b1_tx_empty(base)) return -1; b1_save_put_byte()
269 b1outp(base, B1_WRITE, val); b1_save_put_byte()
273 static inline void b1_put_word(unsigned int base, unsigned int val) b1_put_word() argument
275 b1_put_byte(base, val & 0xff); b1_put_word()
276 b1_put_byte(base, (val >> 8) & 0xff); b1_put_word()
277 b1_put_byte(base, (val >> 16) & 0xff); b1_put_word()
278 b1_put_byte(base, (val >> 24) & 0xff); b1_put_word()
281 static inline unsigned int b1_get_slice(unsigned int base, b1_get_slice() argument
286 len = i = b1_get_word(base); b1_get_slice()
287 while (i-- > 0) *dp++ = b1_get_byte(base); b1_get_slice()
291 static inline void b1_put_slice(unsigned int base, b1_put_slice() argument
295 b1_put_word(base, i); b1_put_slice()
297 b1_put_byte(base, *dp++); b1_put_slice()
300 static void b1_wr_reg(unsigned int base, b1_wr_reg() argument
304 b1_put_byte(base, WRITE_REGISTER); b1_wr_reg()
305 b1_put_word(base, reg); b1_wr_reg()
306 b1_put_word(base, value); b1_wr_reg()
309 static inline unsigned int b1_rd_reg(unsigned int base, b1_rd_reg() argument
312 b1_put_byte(base, READ_REGISTER); b1_rd_reg()
313 b1_put_word(base, reg); b1_rd_reg()
314 return b1_get_word(base); b1_rd_reg()
318 static inline void b1_reset(unsigned int base) b1_reset() argument
320 b1outp(base, B1_RESET, 0); b1_reset()
323 b1outp(base, B1_RESET, 1); b1_reset()
326 b1outp(base, B1_RESET, 0); b1_reset()
330 static inline unsigned char b1_disable_irq(unsigned int base) b1_disable_irq() argument
332 return b1outp(base, B1_INSTAT, 0x00); b1_disable_irq()
337 static inline void b1_set_test_bit(unsigned int base, b1_set_test_bit() argument
341 b1_wr_reg(base, B1_STAT0(cardtype), onoff ? 0x21 : 0x20); b1_set_test_bit()
344 static inline int b1_get_test_bit(unsigned int base, b1_get_test_bit() argument
347 return (b1_rd_reg(base, B1_STAT0(cardtype)) & 0x01) != 0; b1_get_test_bit()
386 static inline void t1outp(unsigned int base, t1outp() argument
390 outb(value, base + offset); t1outp()
393 static inline unsigned char t1inp(unsigned int base, t1inp() argument
396 return inb(base + offset); t1inp()
399 static inline int t1_isfastlink(unsigned int base) t1_isfastlink() argument
401 return (inb(base + T1_IDENT) & ~0x82) == 1; t1_isfastlink()
404 static inline unsigned char t1_fifostatus(unsigned int base) t1_fifostatus() argument
406 return inb(base + T1_FIFOSTAT); t1_fifostatus()
409 static inline unsigned int t1_get_slice(unsigned int base, t1_get_slice() argument
417 len = i = b1_get_word(base); t1_get_slice()
418 if (t1_isfastlink(base)) { t1_get_slice()
421 status = t1_fifostatus(base) & (T1F_IREADY | T1F_IHALF); t1_get_slice()
426 insb(base + B1_READ, dp, FIFO_INPBSIZE); t1_get_slice()
434 insb(base + B1_READ, dp, i); t1_get_slice()
442 *dp++ = b1_get_byte(base); t1_get_slice()
453 base, len, wcnt, bcnt); t1_get_slice()
457 *dp++ = b1_get_byte(base); t1_get_slice()
462 static inline void t1_put_slice(unsigned int base, t1_put_slice() argument
466 b1_put_word(base, i); t1_put_slice()
467 if (t1_isfastlink(base)) { t1_put_slice()
470 status = t1_fifostatus(base) & (T1F_OREADY | T1F_OHALF); t1_put_slice()
474 outsb(base + B1_WRITE, dp, FIFO_OUTBSIZE); t1_put_slice()
479 outsb(base + B1_WRITE, dp, i); t1_put_slice()
484 b1_put_byte(base, *dp++); t1_put_slice()
491 b1_put_byte(base, *dp++); t1_put_slice()
495 static inline void t1_disable_irq(unsigned int base) t1_disable_irq() argument
497 t1outp(base, T1_IRQMASTER, 0x00); t1_disable_irq()
500 static inline void t1_reset(unsigned int base) t1_reset() argument
503 b1_reset(base); t1_reset()
505 t1outp(base, B1_INSTAT, 0x00); t1_reset()
506 t1outp(base, B1_OUTSTAT, 0x00); t1_reset()
507 t1outp(base, T1_IRQMASTER, 0x00); t1_reset()
509 t1outp(base, T1_RESETBOARD, 0xf); t1_reset()
512 static inline void b1_setinterrupt(unsigned int base, unsigned irq, b1_setinterrupt() argument
517 t1outp(base, B1_INSTAT, 0x00); b1_setinterrupt()
518 t1outp(base, B1_INSTAT, 0x02); b1_setinterrupt()
519 t1outp(base, T1_IRQMASTER, 0x08); b1_setinterrupt()
522 b1outp(base, B1_INSTAT, 0x00); b1_setinterrupt()
523 b1outp(base, B1_RESET, b1_irq_table[irq]); b1_setinterrupt()
524 b1outp(base, B1_INSTAT, 0x02); b1_setinterrupt()
530 b1outp(base, B1_INSTAT, 0x00); b1_setinterrupt()
531 b1outp(base, B1_RESET, 0xf0); b1_setinterrupt()
532 b1outp(base, B1_INSTAT, 0x02); b1_setinterrupt()
536 b1outp(base, B1_RESET, 0xf0); b1_setinterrupt()
544 int b1_detect(unsigned int base, enum avmcardtype cardtype);
/linux-4.1.27/arch/arm/plat-orion/
H A Dpcie.c55 u32 orion_pcie_dev_id(void __iomem *base) orion_pcie_dev_id() argument
57 return readl(base + PCIE_DEV_ID_OFF) >> 16; orion_pcie_dev_id()
60 u32 orion_pcie_rev(void __iomem *base) orion_pcie_rev() argument
62 return readl(base + PCIE_DEV_REV_OFF) & 0xff; orion_pcie_rev()
65 int orion_pcie_link_up(void __iomem *base) orion_pcie_link_up() argument
67 return !(readl(base + PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN); orion_pcie_link_up()
70 int __init orion_pcie_x4_mode(void __iomem *base) orion_pcie_x4_mode() argument
72 return !(readl(base + PCIE_CTRL_OFF) & PCIE_CTRL_X1_MODE); orion_pcie_x4_mode()
75 int orion_pcie_get_local_bus_nr(void __iomem *base) orion_pcie_get_local_bus_nr() argument
77 u32 stat = readl(base + PCIE_STAT_OFF); orion_pcie_get_local_bus_nr()
82 void __init orion_pcie_set_local_bus_nr(void __iomem *base, int nr) orion_pcie_set_local_bus_nr() argument
86 stat = readl(base + PCIE_STAT_OFF); orion_pcie_set_local_bus_nr()
89 writel(stat, base + PCIE_STAT_OFF); orion_pcie_set_local_bus_nr()
92 void __init orion_pcie_reset(void __iomem *base) orion_pcie_reset() argument
103 reg = readl(base + PCIE_DEBUG_CTRL); orion_pcie_reset()
105 writel(reg, base + PCIE_DEBUG_CTRL); orion_pcie_reset()
110 if (orion_pcie_link_up(base)) orion_pcie_reset()
115 writel(reg, base + PCIE_DEBUG_CTRL); orion_pcie_reset()
123 static void __init orion_pcie_setup_wins(void __iomem *base) orion_pcie_setup_wins() argument
135 writel(0, base + PCIE_BAR_CTRL_OFF(i)); orion_pcie_setup_wins()
136 writel(0, base + PCIE_BAR_LO_OFF(i)); orion_pcie_setup_wins()
137 writel(0, base + PCIE_BAR_HI_OFF(i)); orion_pcie_setup_wins()
141 writel(0, base + PCIE_WIN04_CTRL_OFF(i)); orion_pcie_setup_wins()
142 writel(0, base + PCIE_WIN04_BASE_OFF(i)); orion_pcie_setup_wins()
143 writel(0, base + PCIE_WIN04_REMAP_OFF(i)); orion_pcie_setup_wins()
146 writel(0, base + PCIE_WIN5_CTRL_OFF); orion_pcie_setup_wins()
147 writel(0, base + PCIE_WIN5_BASE_OFF); orion_pcie_setup_wins()
148 writel(0, base + PCIE_WIN5_REMAP_OFF); orion_pcie_setup_wins()
157 writel(cs->base & 0xffff0000, base + PCIE_WIN04_BASE_OFF(i)); orion_pcie_setup_wins()
158 writel(0, base + PCIE_WIN04_REMAP_OFF(i)); orion_pcie_setup_wins()
162 base + PCIE_WIN04_CTRL_OFF(i)); orion_pcie_setup_wins()
176 writel(dram->cs[0].base, base + PCIE_BAR_LO_OFF(1)); orion_pcie_setup_wins()
177 writel(0, base + PCIE_BAR_HI_OFF(1)); orion_pcie_setup_wins()
178 writel(((size - 1) & 0xffff0000) | 1, base + PCIE_BAR_CTRL_OFF(1)); orion_pcie_setup_wins()
181 void __init orion_pcie_setup(void __iomem *base) orion_pcie_setup() argument
189 orion_pcie_setup_wins(base); orion_pcie_setup()
194 cmd = readw(base + PCIE_CMD_OFF); orion_pcie_setup()
198 writew(cmd, base + PCIE_CMD_OFF); orion_pcie_setup()
203 mask = readl(base + PCIE_MASK_OFF); orion_pcie_setup()
205 writel(mask, base + PCIE_MASK_OFF); orion_pcie_setup()
208 int orion_pcie_rd_conf(void __iomem *base, struct pci_bus *bus, orion_pcie_rd_conf() argument
215 base + PCIE_CONF_ADDR_OFF); orion_pcie_rd_conf()
217 *val = readl(base + PCIE_CONF_DATA_OFF); orion_pcie_rd_conf()
227 int orion_pcie_rd_conf_tlp(void __iomem *base, struct pci_bus *bus, orion_pcie_rd_conf_tlp() argument
234 base + PCIE_CONF_ADDR_OFF); orion_pcie_rd_conf_tlp()
236 *val = readl(base + PCIE_CONF_DATA_OFF); orion_pcie_rd_conf_tlp()
238 if (bus->number != orion_pcie_get_local_bus_nr(base) || orion_pcie_rd_conf_tlp()
240 *val = readl(base + PCIE_HEADER_LOG_4_OFF); orion_pcie_rd_conf_tlp()
266 int orion_pcie_wr_conf(void __iomem *base, struct pci_bus *bus, orion_pcie_wr_conf() argument
275 base + PCIE_CONF_ADDR_OFF); orion_pcie_wr_conf()
278 writel(val, base + PCIE_CONF_DATA_OFF); orion_pcie_wr_conf()
280 writew(val, base + PCIE_CONF_DATA_OFF + (where & 3)); orion_pcie_wr_conf()
282 writeb(val, base + PCIE_CONF_DATA_OFF + (where & 3)); orion_pcie_wr_conf()
/linux-4.1.27/arch/m68k/amiga/
H A Dcia.c51 unsigned char cia_set_irq(struct ciabase *base, unsigned char mask) cia_set_irq() argument
55 old = (base->icr_data |= base->cia->icr); cia_set_irq()
57 base->icr_data |= mask; cia_set_irq()
59 base->icr_data &= ~mask; cia_set_irq()
60 if (base->icr_data & base->icr_mask) cia_set_irq()
61 amiga_custom.intreq = IF_SETCLR | base->int_mask; cia_set_irq()
62 return old & base->icr_mask; cia_set_irq()
69 unsigned char cia_able_irq(struct ciabase *base, unsigned char mask) cia_able_irq() argument
73 old = base->icr_mask; cia_able_irq()
74 base->icr_data |= base->cia->icr; cia_able_irq()
75 base->cia->icr = mask; cia_able_irq()
77 base->icr_mask |= mask; cia_able_irq()
79 base->icr_mask &= ~mask; cia_able_irq()
80 base->icr_mask &= CIA_ICR_ALL; cia_able_irq()
81 if (base->icr_data & base->icr_mask) cia_able_irq()
82 amiga_custom.intreq = IF_SETCLR | base->int_mask; cia_able_irq()
88 struct ciabase *base = dev_id; cia_handler() local
92 mach_irq = base->cia_irq; cia_handler()
93 ints = cia_set_irq(base, CIA_ICR_ALL); cia_handler()
94 amiga_custom.intreq = base->int_mask; cia_handler()
170 void __init cia_init_IRQ(struct ciabase *base) cia_init_IRQ() argument
173 base->cia_irq, CIA_IRQS); cia_init_IRQ()
176 cia_set_irq(base, CIA_ICR_ALL); cia_init_IRQ()
177 cia_able_irq(base, CIA_ICR_ALL); cia_init_IRQ()
181 base->handler_irq, 1); cia_init_IRQ()
182 m68k_irq_startup_irq(base->handler_irq); cia_init_IRQ()
183 if (request_irq(base->handler_irq, cia_handler, IRQF_SHARED, cia_init_IRQ()
184 base->name, base)) cia_init_IRQ()
185 pr_err("Couldn't register %s interrupt\n", base->name); cia_init_IRQ()
/linux-4.1.27/drivers/gpu/drm/msm/dsi/
H A Ddsi_phy.c37 void __iomem *base; member in struct:msm_dsi_phy
175 void __iomem *base = phy->reg_base; dsi_28nm_phy_regulator_ctrl() local
178 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CAL_PWR_CFG, 0); dsi_28nm_phy_regulator_ctrl()
182 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CTRL_0, 0x0); dsi_28nm_phy_regulator_ctrl()
183 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CAL_PWR_CFG, 1); dsi_28nm_phy_regulator_ctrl()
184 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CTRL_5, 0); dsi_28nm_phy_regulator_ctrl()
185 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CTRL_3, 0); dsi_28nm_phy_regulator_ctrl()
186 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CTRL_2, 0x3); dsi_28nm_phy_regulator_ctrl()
187 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CTRL_1, 0x9); dsi_28nm_phy_regulator_ctrl()
188 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CTRL_0, 0x7); dsi_28nm_phy_regulator_ctrl()
189 dsi_phy_write(base + REG_DSI_28nm_PHY_REGULATOR_CTRL_4, 0x20); dsi_28nm_phy_regulator_ctrl()
197 void __iomem *base = phy->base; dsi_28nm_phy_enable() local
206 dsi_phy_write(base + REG_DSI_28nm_PHY_STRENGTH_0, 0xff); dsi_28nm_phy_enable()
210 dsi_phy_write(base + REG_DSI_28nm_PHY_LDO_CNTRL, 0x00); dsi_28nm_phy_enable()
212 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_0, dsi_28nm_phy_enable()
214 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_1, dsi_28nm_phy_enable()
216 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_2, dsi_28nm_phy_enable()
219 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_3, dsi_28nm_phy_enable()
221 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_4, dsi_28nm_phy_enable()
223 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_5, dsi_28nm_phy_enable()
225 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_6, dsi_28nm_phy_enable()
227 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_7, dsi_28nm_phy_enable()
229 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_8, dsi_28nm_phy_enable()
231 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_9, dsi_28nm_phy_enable()
234 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_10, dsi_28nm_phy_enable()
236 dsi_phy_write(base + REG_DSI_28nm_PHY_TIMING_CTRL_11, dsi_28nm_phy_enable()
239 dsi_phy_write(base + REG_DSI_28nm_PHY_CTRL_1, 0x00); dsi_28nm_phy_enable()
240 dsi_phy_write(base + REG_DSI_28nm_PHY_CTRL_0, 0x5f); dsi_28nm_phy_enable()
242 dsi_phy_write(base + REG_DSI_28nm_PHY_STRENGTH_1, 0x6); dsi_28nm_phy_enable()
245 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_0(i), 0); dsi_28nm_phy_enable()
246 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_1(i), 0); dsi_28nm_phy_enable()
247 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_2(i), 0); dsi_28nm_phy_enable()
248 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_3(i), 0); dsi_28nm_phy_enable()
249 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_TEST_DATAPATH(i), 0); dsi_28nm_phy_enable()
250 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_DEBUG_SEL(i), 0); dsi_28nm_phy_enable()
251 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_TEST_STR_0(i), 0x1); dsi_28nm_phy_enable()
252 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_TEST_STR_1(i), 0x97); dsi_28nm_phy_enable()
254 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_4(0), 0); dsi_28nm_phy_enable()
255 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_4(1), 0x5); dsi_28nm_phy_enable()
256 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_4(2), 0xa); dsi_28nm_phy_enable()
257 dsi_phy_write(base + REG_DSI_28nm_PHY_LN_CFG_4(3), 0xf); dsi_28nm_phy_enable()
259 dsi_phy_write(base + REG_DSI_28nm_PHY_LNCK_CFG_1, 0xc0); dsi_28nm_phy_enable()
260 dsi_phy_write(base + REG_DSI_28nm_PHY_LNCK_TEST_STR0, 0x1); dsi_28nm_phy_enable()
261 dsi_phy_write(base + REG_DSI_28nm_PHY_LNCK_TEST_STR1, 0xbb); dsi_28nm_phy_enable()
263 dsi_phy_write(base + REG_DSI_28nm_PHY_CTRL_0, 0x5f); dsi_28nm_phy_enable()
266 dsi_phy_write(base + REG_DSI_28nm_PHY_GLBL_TEST_CTRL, 0x00); dsi_28nm_phy_enable()
268 dsi_phy_write(base + REG_DSI_28nm_PHY_GLBL_TEST_CTRL, 0x01); dsi_28nm_phy_enable()
275 dsi_phy_write(phy->base + REG_DSI_28nm_PHY_CTRL_0, 0); dsi_28nm_phy_disable()
302 phy->base = msm_ioremap(pdev, "dsi_phy", "DSI_PHY"); msm_dsi_phy_init()
303 if (IS_ERR_OR_NULL(phy->base)) { msm_dsi_phy_init()
304 pr_err("%s: failed to map phy base\n", __func__); msm_dsi_phy_init()
309 pr_err("%s: failed to map phy regulator base\n", __func__); msm_dsi_phy_init()
/linux-4.1.27/arch/arm/mach-shmobile/
H A Dintc.h37 #define INTC_IRQ_PINS_MASK_16L(p, base) \
38 { base + 0x40, base + 0x60, 8, /* INTMSK00A / INTMSKCLR00A */ \
41 { base + 0x44, base + 0x64, 8, /* INTMSK10A / INTMSKCLR10A */ \
45 #define INTC_IRQ_PINS_MASK_16H(p, base) \
46 { base + 0x48, base + 0x68, 8, /* INTMSK20A / INTMSKCLR20A */ \
49 { base + 0x4c, base + 0x6c, 8, /* INTMSK30A / INTMSKCLR30A */ \
53 #define INTC_IRQ_PINS_PRIO_16L(p, base) \
54 { base + 0x10, 0, 32, 4, /* INTPRI00A */ \
57 { base + 0x14, 0, 32, 4, /* INTPRI10A */ \
61 #define INTC_IRQ_PINS_PRIO_16H(p, base) \
62 { base + 0x18, 0, 32, 4, /* INTPRI20A */ \
65 { base + 0x1c, 0, 32, 4, /* INTPRI30A */ \
69 #define INTC_IRQ_PINS_SENSE_16L(p, base) \
70 { base + 0x00, 32, 4, /* ICR1A */ \
73 { base + 0x04, 32, 4, /* ICR2A */ \
77 #define INTC_IRQ_PINS_SENSE_16H(p, base) \
78 { base + 0x08, 32, 4, /* ICR3A */ \
81 { base + 0x0c, 32, 4, /* ICR4A */ \
85 #define INTC_IRQ_PINS_ACK_16L(p, base) \
86 { base + 0x20, 0, 8, /* INTREQ00A */ \
89 { base + 0x24, 0, 8, /* INTREQ10A */ \
93 #define INTC_IRQ_PINS_ACK_16H(p, base) \
94 { base + 0x28, 0, 8, /* INTREQ20A */ \
97 { base + 0x2c, 0, 8, /* INTREQ30A */ \
101 #define INTC_IRQ_PINS_16(p, base, vect, str) \
105 .start = base, \
106 .end = base + 0x64, \
121 INTC_IRQ_PINS_MASK_16L(p, base), \
125 INTC_IRQ_PINS_PRIO_16L(p, base), \
129 INTC_IRQ_PINS_SENSE_16L(p, base), \
133 INTC_IRQ_PINS_ACK_16L(p, base), \
145 #define INTC_IRQ_PINS_16H(p, base, vect, str) \
149 .start = base, \
150 .end = base + 0x64, \
165 INTC_IRQ_PINS_MASK_16H(p, base), \
169 INTC_IRQ_PINS_PRIO_16H(p, base), \
173 INTC_IRQ_PINS_SENSE_16H(p, base), \
177 INTC_IRQ_PINS_ACK_16H(p, base), \
189 #define INTC_IRQ_PINS_32(p, base, vect, str) \
193 .start = base, \
194 .end = base + 0x6c, \
211 INTC_IRQ_PINS_MASK_16L(p, base), \
212 INTC_IRQ_PINS_MASK_16H(p, base), \
216 INTC_IRQ_PINS_PRIO_16L(p, base), \
217 INTC_IRQ_PINS_PRIO_16H(p, base), \
221 INTC_IRQ_PINS_SENSE_16L(p, base), \
222 INTC_IRQ_PINS_SENSE_16H(p, base), \
226 INTC_IRQ_PINS_ACK_16L(p, base), \
227 INTC_IRQ_PINS_ACK_16H(p, base), \
H A Dpm-r8a7740.c52 .base = SYSC_BASE,
56 .base = SYSC_BASE,
60 .base = SYSC_BASE,
66 .base = SYSC_BASE,
70 .base = SYSC_BASE,
74 .base = SYSC_BASE,
79 .base = SYSC_BASE,
86 .base = SYSC_BASE,
92 .base = SYSC_BASE,
96 .base = SYSC_BASE,
H A Dsetup-rcar-gen2.c56 void __iomem *base; rcar_gen2_timer_init() local
108 base = ioremap(0xe6080000, PAGE_SIZE); rcar_gen2_timer_init()
117 if ((ioread32(base + CNTCR) & 1) == 0 || rcar_gen2_timer_init()
118 ioread32(base + CNTFID0) != freq) { rcar_gen2_timer_init()
120 iowrite32(freq, base + CNTFID0); rcar_gen2_timer_init()
124 iowrite32(1, base + CNTCR); rcar_gen2_timer_init()
127 iounmap(base); rcar_gen2_timer_init()
138 u64 base, size; member in struct:memory_reserve_config
162 u64 base, size; rcar_gen2_scan_mem() local
164 base = dt_mem_next_cell(dt_root_addr_cells, &reg); rcar_gen2_scan_mem()
167 if (base >= lpae_start) rcar_gen2_scan_mem()
170 if ((base + size) >= lpae_start) rcar_gen2_scan_mem()
171 size = lpae_start - base; rcar_gen2_scan_mem()
176 if (base < mrc->base) rcar_gen2_scan_mem()
180 mrc->base = base + size - mrc->reserved; rcar_gen2_scan_mem()
199 if (mrc.size && memblock_is_region_memory(mrc.base, mrc.size)) rcar_gen2_reserve()
200 dma_contiguous_reserve_area(mrc.size, mrc.base, 0, rcar_gen2_reserve()
/linux-4.1.27/drivers/phy/
H A Dphy-qcom-apq8064-sata.c100 void __iomem *base = phy->mmio; qcom_apq8064_sata_phy_init() local
104 writel_relaxed(0x01, base + SATA_PHY_SER_CTRL); qcom_apq8064_sata_phy_init()
105 writel_relaxed(0xB1, base + SATA_PHY_POW_DWN_CTRL0); qcom_apq8064_sata_phy_init()
110 writel_relaxed(0x01, base + SATA_PHY_POW_DWN_CTRL0); qcom_apq8064_sata_phy_init()
111 writel_relaxed(0x3E, base + SATA_PHY_POW_DWN_CTRL1); qcom_apq8064_sata_phy_init()
112 writel_relaxed(0x01, base + SATA_PHY_RX_IMCAL0); qcom_apq8064_sata_phy_init()
113 writel_relaxed(0x01, base + SATA_PHY_TX_IMCAL0); qcom_apq8064_sata_phy_init()
114 writel_relaxed(0x02, base + SATA_PHY_TX_IMCAL2); qcom_apq8064_sata_phy_init()
117 writel_relaxed(0x04, base + UNIPHY_PLL_REFCLK_CFG); qcom_apq8064_sata_phy_init()
118 writel_relaxed(0x00, base + UNIPHY_PLL_PWRGEN_CFG); qcom_apq8064_sata_phy_init()
120 writel_relaxed(0x0A, base + UNIPHY_PLL_CAL_CFG0); qcom_apq8064_sata_phy_init()
121 writel_relaxed(0xF3, base + UNIPHY_PLL_CAL_CFG8); qcom_apq8064_sata_phy_init()
122 writel_relaxed(0x01, base + UNIPHY_PLL_CAL_CFG9); qcom_apq8064_sata_phy_init()
123 writel_relaxed(0xED, base + UNIPHY_PLL_CAL_CFG10); qcom_apq8064_sata_phy_init()
124 writel_relaxed(0x02, base + UNIPHY_PLL_CAL_CFG11); qcom_apq8064_sata_phy_init()
126 writel_relaxed(0x36, base + UNIPHY_PLL_SDM_CFG0); qcom_apq8064_sata_phy_init()
127 writel_relaxed(0x0D, base + UNIPHY_PLL_SDM_CFG1); qcom_apq8064_sata_phy_init()
128 writel_relaxed(0xA3, base + UNIPHY_PLL_SDM_CFG2); qcom_apq8064_sata_phy_init()
129 writel_relaxed(0xF0, base + UNIPHY_PLL_SDM_CFG3); qcom_apq8064_sata_phy_init()
130 writel_relaxed(0x00, base + UNIPHY_PLL_SDM_CFG4); qcom_apq8064_sata_phy_init()
132 writel_relaxed(0x19, base + UNIPHY_PLL_SSC_CFG0); qcom_apq8064_sata_phy_init()
133 writel_relaxed(0xE1, base + UNIPHY_PLL_SSC_CFG1); qcom_apq8064_sata_phy_init()
134 writel_relaxed(0x00, base + UNIPHY_PLL_SSC_CFG2); qcom_apq8064_sata_phy_init()
135 writel_relaxed(0x11, base + UNIPHY_PLL_SSC_CFG3); qcom_apq8064_sata_phy_init()
137 writel_relaxed(0x04, base + UNIPHY_PLL_LKDET_CFG0); qcom_apq8064_sata_phy_init()
138 writel_relaxed(0xFF, base + UNIPHY_PLL_LKDET_CFG1); qcom_apq8064_sata_phy_init()
140 writel_relaxed(0x02, base + UNIPHY_PLL_GLB_CFG); qcom_apq8064_sata_phy_init()
144 writel_relaxed(0x03, base + UNIPHY_PLL_GLB_CFG); qcom_apq8064_sata_phy_init()
145 writel_relaxed(0x05, base + UNIPHY_PLL_LKDET_CFG2); qcom_apq8064_sata_phy_init()
148 ret = read_poll_timeout(base + UNIPHY_PLL_STATUS, UNIPHY_PLL_LOCK); qcom_apq8064_sata_phy_init()
155 ret = read_poll_timeout(base + SATA_PHY_TX_IMCAL_STAT, SATA_PHY_TX_CAL); qcom_apq8064_sata_phy_init()
162 ret = read_poll_timeout(base + SATA_PHY_RX_IMCAL_STAT, SATA_PHY_RX_CAL); qcom_apq8064_sata_phy_init()
169 writel_relaxed(0x3E, base + SATA_PHY_POW_DWN_CTRL1); qcom_apq8064_sata_phy_init()
170 writel_relaxed(0x01, base + SATA_PHY_RX_IMCAL0); qcom_apq8064_sata_phy_init()
171 writel_relaxed(0x01, base + SATA_PHY_TX_IMCAL0); qcom_apq8064_sata_phy_init()
173 writel_relaxed(0x00, base + SATA_PHY_POW_DWN_CTRL1); qcom_apq8064_sata_phy_init()
174 writel_relaxed(0x59, base + SATA_PHY_CDR_CTRL0); qcom_apq8064_sata_phy_init()
175 writel_relaxed(0x04, base + SATA_PHY_CDR_CTRL1); qcom_apq8064_sata_phy_init()
176 writel_relaxed(0x00, base + SATA_PHY_CDR_CTRL2); qcom_apq8064_sata_phy_init()
177 writel_relaxed(0x00, base + SATA_PHY_PI_CTRL0); qcom_apq8064_sata_phy_init()
178 writel_relaxed(0x00, base + SATA_PHY_CDR_CTRL3); qcom_apq8064_sata_phy_init()
179 writel_relaxed(0x01, base + SATA_PHY_POW_DWN_CTRL0); qcom_apq8064_sata_phy_init()
181 writel_relaxed(0x11, base + SATA_PHY_TX_DATA_CTRL); qcom_apq8064_sata_phy_init()
182 writel_relaxed(0x43, base + SATA_PHY_ALIGNP); qcom_apq8064_sata_phy_init()
183 writel_relaxed(0x04, base + SATA_PHY_OOB_TERM); qcom_apq8064_sata_phy_init()
185 writel_relaxed(0x01, base + SATA_PHY_EQUAL); qcom_apq8064_sata_phy_init()
186 writel_relaxed(0x09, base + SATA_PHY_TX_DRIV_CTRL0); qcom_apq8064_sata_phy_init()
187 writel_relaxed(0x09, base + SATA_PHY_TX_DRIV_CTRL1); qcom_apq8064_sata_phy_init()
195 void __iomem *base = phy->mmio; qcom_apq8064_sata_phy_exit() local
198 writel_relaxed(0xF8, base + SATA_PHY_POW_DWN_CTRL0); qcom_apq8064_sata_phy_exit()
199 writel_relaxed(0xFE, base + SATA_PHY_POW_DWN_CTRL1); qcom_apq8064_sata_phy_exit()
202 writel_relaxed(0x00, base + UNIPHY_PLL_GLB_CFG); qcom_apq8064_sata_phy_exit()
H A Dphy-miphy28lp.c208 void __iomem *base; member in struct:miphy28lp_phy
370 void *base = miphy_phy->base; miphy28lp_set_reset() local
374 writeb_relaxed(RST_APPLI_SW, base + MIPHY_CONF_RESET); miphy28lp_set_reset()
377 writeb_relaxed(val, base + MIPHY_CONF_RESET); miphy28lp_set_reset()
379 writeb_relaxed(RST_APPLI_SW, base + MIPHY_CONF_RESET); miphy28lp_set_reset()
384 writeb_relaxed(val, base + MIPHY_CONTROL); miphy28lp_set_reset()
387 writeb_relaxed(val, base + MIPHY_CONTROL); miphy28lp_set_reset()
394 void *base = miphy_phy->base; miphy28lp_pll_calibration() local
398 writeb_relaxed(0x1d, base + MIPHY_PLL_SPAREIN); miphy28lp_pll_calibration()
399 writeb_relaxed(pll_ratio->clk_ref, base + MIPHY_PLL_CLKREF_FREQ); miphy28lp_pll_calibration()
402 writeb_relaxed(pll_ratio->calset_1, base + MIPHY_PLL_CALSET_1); miphy28lp_pll_calibration()
403 writeb_relaxed(pll_ratio->calset_2, base + MIPHY_PLL_CALSET_2); miphy28lp_pll_calibration()
404 writeb_relaxed(pll_ratio->calset_3, base + MIPHY_PLL_CALSET_3); miphy28lp_pll_calibration()
405 writeb_relaxed(pll_ratio->calset_4, base + MIPHY_PLL_CALSET_4); miphy28lp_pll_calibration()
406 writeb_relaxed(pll_ratio->cal_ctrl, base + MIPHY_PLL_CALSET_CTRL); miphy28lp_pll_calibration()
408 writeb_relaxed(TX_SEL, base + MIPHY_BOUNDARY_SEL); miphy28lp_pll_calibration()
411 writeb_relaxed(val, base + MIPHY_TX_CAL_MAN); miphy28lp_pll_calibration()
418 writeb_relaxed(val, base + MIPHY_RX_CAL_OFFSET_CTRL); miphy28lp_pll_calibration()
421 writeb_relaxed(0x00, base + MIPHY_CONF); miphy28lp_pll_calibration()
422 writeb_relaxed(0x70, base + MIPHY_RX_LOCK_STEP); miphy28lp_pll_calibration()
423 writeb_relaxed(EN_FIRST_HALF, base + MIPHY_RX_SIGDET_SLEEP_OA); miphy28lp_pll_calibration()
424 writeb_relaxed(EN_FIRST_HALF, base + MIPHY_RX_SIGDET_SLEEP_SEL); miphy28lp_pll_calibration()
425 writeb_relaxed(EN_FIRST_HALF, base + MIPHY_RX_SIGDET_WAIT_SEL); miphy28lp_pll_calibration()
428 writeb_relaxed(val, base + MIPHY_RX_SIGDET_DATA_SEL); miphy28lp_pll_calibration()
435 void __iomem *base = miphy_phy->base; miphy28lp_sata_config_gen() local
442 writeb_relaxed(gen->bank, base + MIPHY_CONF); miphy28lp_sata_config_gen()
443 writeb_relaxed(gen->speed, base + MIPHY_SPEED); miphy28lp_sata_config_gen()
444 writeb_relaxed(gen->bias_boost_1, base + MIPHY_BIAS_BOOST_1); miphy28lp_sata_config_gen()
445 writeb_relaxed(gen->bias_boost_2, base + MIPHY_BIAS_BOOST_2); miphy28lp_sata_config_gen()
448 writeb_relaxed(gen->tx_ctrl_2, base + MIPHY_TX_CTRL_2); miphy28lp_sata_config_gen()
449 writeb_relaxed(gen->tx_ctrl_3, base + MIPHY_TX_CTRL_3); miphy28lp_sata_config_gen()
452 writeb_relaxed(gen->rx_buff_ctrl, base + MIPHY_RX_BUFFER_CTRL); miphy28lp_sata_config_gen()
453 writeb_relaxed(gen->rx_vga_gain, base + MIPHY_RX_VGA_GAIN); miphy28lp_sata_config_gen()
454 writeb_relaxed(gen->rx_equ_gain_1, base + MIPHY_RX_EQU_GAIN_1); miphy28lp_sata_config_gen()
455 writeb_relaxed(gen->rx_equ_gain_2, base + MIPHY_RX_EQU_GAIN_2); miphy28lp_sata_config_gen()
456 writeb_relaxed(gen->rx_equ_gain_3, base + MIPHY_RX_EQU_GAIN_3); miphy28lp_sata_config_gen()
462 void __iomem *base = miphy_phy->base; miphy28lp_pcie_config_gen() local
469 writeb_relaxed(gen->bank, base + MIPHY_CONF); miphy28lp_pcie_config_gen()
470 writeb_relaxed(gen->speed, base + MIPHY_SPEED); miphy28lp_pcie_config_gen()
471 writeb_relaxed(gen->bias_boost_1, base + MIPHY_BIAS_BOOST_1); miphy28lp_pcie_config_gen()
472 writeb_relaxed(gen->bias_boost_2, base + MIPHY_BIAS_BOOST_2); miphy28lp_pcie_config_gen()
475 writeb_relaxed(gen->tx_ctrl_1, base + MIPHY_TX_CTRL_1); miphy28lp_pcie_config_gen()
476 writeb_relaxed(gen->tx_ctrl_2, base + MIPHY_TX_CTRL_2); miphy28lp_pcie_config_gen()
477 writeb_relaxed(gen->tx_ctrl_3, base + MIPHY_TX_CTRL_3); miphy28lp_pcie_config_gen()
479 writeb_relaxed(gen->rx_k_gain, base + MIPHY_RX_K_GAIN); miphy28lp_pcie_config_gen()
482 writeb_relaxed(gen->rx_buff_ctrl, base + MIPHY_RX_BUFFER_CTRL); miphy28lp_pcie_config_gen()
483 writeb_relaxed(gen->rx_vga_gain, base + MIPHY_RX_VGA_GAIN); miphy28lp_pcie_config_gen()
484 writeb_relaxed(gen->rx_equ_gain_1, base + MIPHY_RX_EQU_GAIN_1); miphy28lp_pcie_config_gen()
485 writeb_relaxed(gen->rx_equ_gain_2, base + MIPHY_RX_EQU_GAIN_2); miphy28lp_pcie_config_gen()
496 val = readb_relaxed(miphy_phy->base + MIPHY_COMP_FSM_6); miphy28lp_wait_compensation()
510 void __iomem *base = miphy_phy->base; miphy28lp_compensation() local
514 writeb_relaxed(RST_PLL_SW | RST_COMP_SW, base + MIPHY_RESET); miphy28lp_compensation()
516 writeb_relaxed(0x00, base + MIPHY_PLL_COMMON_MISC_2); miphy28lp_compensation()
517 writeb_relaxed(pll_ratio->clk_ref, base + MIPHY_PLL_CLKREF_FREQ); miphy28lp_compensation()
518 writeb_relaxed(COMP_START, base + MIPHY_COMP_FSM_1); miphy28lp_compensation()
521 writeb_relaxed(RST_PLL_SW, base + MIPHY_RESET); miphy28lp_compensation()
523 writeb_relaxed(0x00, base + MIPHY_RESET); miphy28lp_compensation()
524 writeb_relaxed(START_ACT_FILT, base + MIPHY_PLL_COMMON_MISC_2); miphy28lp_compensation()
525 writeb_relaxed(SET_NEW_CHANGE, base + MIPHY_PLL_SBR_1); miphy28lp_compensation()
528 writeb_relaxed(0x00, base + MIPHY_COMP_POSTP); miphy28lp_compensation()
538 void __iomem *base = miphy_phy->base; miphy28_usb3_miphy_reset() local
542 writeb_relaxed(RST_APPLI_SW, base + MIPHY_CONF_RESET); miphy28_usb3_miphy_reset()
543 writeb_relaxed(0x00, base + MIPHY_CONF_RESET); miphy28_usb3_miphy_reset()
544 writeb_relaxed(RST_COMP_SW, base + MIPHY_RESET); miphy28_usb3_miphy_reset()
547 writeb_relaxed(val, base + MIPHY_RESET); miphy28_usb3_miphy_reset()
549 writeb_relaxed(0x00, base + MIPHY_PLL_COMMON_MISC_2); miphy28_usb3_miphy_reset()
550 writeb_relaxed(0x1e, base + MIPHY_PLL_CLKREF_FREQ); miphy28_usb3_miphy_reset()
551 writeb_relaxed(COMP_START, base + MIPHY_COMP_FSM_1); miphy28_usb3_miphy_reset()
552 writeb_relaxed(RST_PLL_SW, base + MIPHY_RESET); miphy28_usb3_miphy_reset()
553 writeb_relaxed(0x00, base + MIPHY_RESET); miphy28_usb3_miphy_reset()
554 writeb_relaxed(START_ACT_FILT, base + MIPHY_PLL_COMMON_MISC_2); miphy28_usb3_miphy_reset()
555 writeb_relaxed(0x00, base + MIPHY_CONF); miphy28_usb3_miphy_reset()
556 writeb_relaxed(0x00, base + MIPHY_BOUNDARY_1); miphy28_usb3_miphy_reset()
557 writeb_relaxed(0x00, base + MIPHY_TST_BIAS_BOOST_2); miphy28_usb3_miphy_reset()
558 writeb_relaxed(0x00, base + MIPHY_CONF); miphy28_usb3_miphy_reset()
559 writeb_relaxed(SET_NEW_CHANGE, base + MIPHY_PLL_SBR_1); miphy28_usb3_miphy_reset()
560 writeb_relaxed(0xa5, base + MIPHY_DEBUG_BUS); miphy28_usb3_miphy_reset()
561 writeb_relaxed(0x00, base + MIPHY_CONF); miphy28_usb3_miphy_reset()
566 void __iomem *base = miphy_phy->base; miphy_sata_tune_ssc() local
574 val = readb_relaxed(base + MIPHY_BOUNDARY_2); miphy_sata_tune_ssc()
576 writeb_relaxed(val, base + MIPHY_BOUNDARY_2); miphy_sata_tune_ssc()
578 val = readb_relaxed(base + MIPHY_BOUNDARY_SEL); miphy_sata_tune_ssc()
580 writeb_relaxed(val, base + MIPHY_BOUNDARY_SEL); miphy_sata_tune_ssc()
583 writeb_relaxed(val, base + MIPHY_CONF); miphy_sata_tune_ssc()
587 writeb_relaxed(0x3c, base + MIPHY_PLL_SBR_2); miphy_sata_tune_ssc()
588 writeb_relaxed(0x6c, base + MIPHY_PLL_SBR_3); miphy_sata_tune_ssc()
589 writeb_relaxed(0x81, base + MIPHY_PLL_SBR_4); miphy_sata_tune_ssc()
592 writeb_relaxed(0x00, base + MIPHY_PLL_SBR_1); miphy_sata_tune_ssc()
595 writeb_relaxed(SET_NEW_CHANGE, base + MIPHY_PLL_SBR_1); miphy_sata_tune_ssc()
598 writeb_relaxed(0x00, base + MIPHY_PLL_SBR_1); miphy_sata_tune_ssc()
604 void __iomem *base = miphy_phy->base; miphy_pcie_tune_ssc() local
612 val = readb_relaxed(base + MIPHY_BOUNDARY_2); miphy_pcie_tune_ssc()
614 writeb_relaxed(val, base + MIPHY_BOUNDARY_2); miphy_pcie_tune_ssc()
616 val = readb_relaxed(base + MIPHY_BOUNDARY_SEL); miphy_pcie_tune_ssc()
618 writeb_relaxed(val, base + MIPHY_BOUNDARY_SEL); miphy_pcie_tune_ssc()
621 writeb_relaxed(val, base + MIPHY_CONF); miphy_pcie_tune_ssc()
624 writeb_relaxed(0x69, base + MIPHY_PLL_SBR_3); miphy_pcie_tune_ssc()
625 writeb_relaxed(0x21, base + MIPHY_PLL_SBR_4); miphy_pcie_tune_ssc()
628 writeb_relaxed(0x3c, base + MIPHY_PLL_SBR_2); miphy_pcie_tune_ssc()
629 writeb_relaxed(0x21, base + MIPHY_PLL_SBR_4); miphy_pcie_tune_ssc()
632 writeb_relaxed(0x00, base + MIPHY_PLL_SBR_1); miphy_pcie_tune_ssc()
635 writeb_relaxed(SET_NEW_CHANGE, base + MIPHY_PLL_SBR_1); miphy_pcie_tune_ssc()
638 writeb_relaxed(0x00, base + MIPHY_PLL_SBR_1); miphy_pcie_tune_ssc()
645 writeb_relaxed(0x02, miphy_phy->base + MIPHY_COMP_POSTP); miphy_tune_tx_impedance()
650 void __iomem *base = miphy_phy->base; miphy28lp_configure_sata() local
665 writeb_relaxed(0x21, base + MIPHY_RX_POWER_CTRL_1); miphy28lp_configure_sata()
668 writeb_relaxed(0x00, base + MIPHY_CONF_RESET); miphy28lp_configure_sata()
678 val = readb_relaxed(miphy_phy->base + MIPHY_CONTROL); miphy28lp_configure_sata()
680 writeb_relaxed(val, miphy_phy->base + MIPHY_CONTROL); miphy28lp_configure_sata()
694 void __iomem *base = miphy_phy->base; miphy28lp_configure_pcie() local
708 writeb_relaxed(0x21, base + MIPHY_RX_POWER_CTRL_1); miphy28lp_configure_pcie()
711 writeb_relaxed(0x00, base + MIPHY_CONF_RESET); miphy28lp_configure_pcie()
731 void __iomem *base = miphy_phy->base; miphy28lp_configure_usb3() local
741 writeb_relaxed(0x00, base + MIPHY_CONF); miphy28lp_configure_usb3()
744 writeb_relaxed(val, base + MIPHY_SPEED); miphy28lp_configure_usb3()
747 writeb_relaxed(0x1c, base + MIPHY_RX_LOCK_SETTINGS_OPT); miphy28lp_configure_usb3()
748 writeb_relaxed(0x51, base + MIPHY_RX_CAL_CTRL_1); miphy28lp_configure_usb3()
749 writeb_relaxed(0x70, base + MIPHY_RX_CAL_CTRL_2); miphy28lp_configure_usb3()
753 writeb_relaxed(val, base + MIPHY_RX_CAL_OFFSET_CTRL); miphy28lp_configure_usb3()
754 writeb_relaxed(0x22, base + MIPHY_RX_CAL_VGA_STEP); miphy28lp_configure_usb3()
755 writeb_relaxed(0x0e, base + MIPHY_RX_CAL_OPT_LENGTH); miphy28lp_configure_usb3()
758 writeb_relaxed(val, base + MIPHY_RX_BUFFER_CTRL); miphy28lp_configure_usb3()
759 writeb_relaxed(0x78, base + MIPHY_RX_EQU_GAIN_1); miphy28lp_configure_usb3()
760 writeb_relaxed(0x1b, base + MIPHY_SYNCHAR_CONTROL); miphy28lp_configure_usb3()
763 writeb_relaxed(0x02, base + MIPHY_COMP_POSTP); miphy28lp_configure_usb3()
768 writeb_relaxed(val, base + MIPHY_BOUNDARY_SEL); miphy28lp_configure_usb3()
771 writeb_relaxed(0x00, base + MIPHY_BIAS_BOOST_1); miphy28lp_configure_usb3()
772 writeb_relaxed(0xa7, base + MIPHY_BIAS_BOOST_2); miphy28lp_configure_usb3()
775 writeb_relaxed(SSC_EN_SW, base + MIPHY_BOUNDARY_2); miphy28lp_configure_usb3()
778 writeb_relaxed(0x00, base + MIPHY_CONF); miphy28lp_configure_usb3()
781 writeb_relaxed(0x5a, base + MIPHY_PLL_SBR_3); miphy28lp_configure_usb3()
782 writeb_relaxed(0xa0, base + MIPHY_PLL_SBR_4); miphy28lp_configure_usb3()
785 writeb_relaxed(0x3c, base + MIPHY_PLL_SBR_2); miphy28lp_configure_usb3()
786 writeb_relaxed(0xa1, base + MIPHY_PLL_SBR_4); miphy28lp_configure_usb3()
789 writeb_relaxed(0x00, base + MIPHY_PLL_SBR_1); miphy28lp_configure_usb3()
792 writeb_relaxed(0x02, base + MIPHY_PLL_SBR_1); miphy28lp_configure_usb3()
795 writeb_relaxed(0x00, base + MIPHY_PLL_SBR_1); miphy28lp_configure_usb3()
798 writeb_relaxed(0xca, base + MIPHY_RX_K_GAIN); miphy28lp_configure_usb3()
802 writeb_relaxed(0x21, base + MIPHY_RX_POWER_CTRL_1); miphy28lp_configure_usb3()
803 writeb_relaxed(0x29, base + MIPHY_RX_POWER_CTRL_1); miphy28lp_configure_usb3()
804 writeb_relaxed(0x1a, base + MIPHY_RX_POWER_CTRL_2); miphy28lp_configure_usb3()
824 val = readb_relaxed(miphy_phy->base + MIPHY_STATUS_1); miphy_is_ready()
873 void __iomem **base) miphy28lp_get_one_addr()
880 *base = devm_ioremap(dev, res.start, resource_size(&res)); miphy28lp_get_one_addr()
881 if (!*base) { miphy28lp_get_one_addr()
929 (!miphy_phy->base)) miphy28lp_init_sata()
932 dev_info(miphy_dev->dev, "sata-up mode, addr 0x%p\n", miphy_phy->base); miphy28lp_init_sata()
965 || (!miphy_phy->base) || (!miphy_phy->pipebase)) miphy28lp_init_pcie()
968 dev_info(miphy_dev->dev, "pcie-up mode, addr 0x%p\n", miphy_phy->base); miphy28lp_init_pcie()
1008 if ((!miphy_phy->base) || (!miphy_phy->pipebase)) miphy28lp_init_usb3()
1011 dev_info(miphy_dev->dev, "usb3-up mode, addr 0x%p\n", miphy_phy->base); miphy28lp_init_usb3()
1087 &miphy_phy->base); miphy28lp_get_addr()
871 miphy28lp_get_one_addr(struct device *dev, struct device_node *child, char *rname, void __iomem **base) miphy28lp_get_one_addr() argument
/linux-4.1.27/arch/powerpc/net/
H A Dbpf_jit.h104 #define PPC_STD(r, base, i) EMIT(PPC_INST_STD | ___PPC_RS(r) | \
105 ___PPC_RA(base) | ((i) & 0xfffc))
106 #define PPC_STDU(r, base, i) EMIT(PPC_INST_STDU | ___PPC_RS(r) | \
107 ___PPC_RA(base) | ((i) & 0xfffc))
108 #define PPC_STW(r, base, i) EMIT(PPC_INST_STW | ___PPC_RS(r) | \
109 ___PPC_RA(base) | ((i) & 0xfffc))
110 #define PPC_STWU(r, base, i) EMIT(PPC_INST_STWU | ___PPC_RS(r) | \
111 ___PPC_RA(base) | ((i) & 0xfffc))
113 #define PPC_LBZ(r, base, i) EMIT(PPC_INST_LBZ | ___PPC_RT(r) | \
114 ___PPC_RA(base) | IMM_L(i))
115 #define PPC_LD(r, base, i) EMIT(PPC_INST_LD | ___PPC_RT(r) | \
116 ___PPC_RA(base) | IMM_L(i))
117 #define PPC_LWZ(r, base, i) EMIT(PPC_INST_LWZ | ___PPC_RT(r) | \
118 ___PPC_RA(base) | IMM_L(i))
119 #define PPC_LHZ(r, base, i) EMIT(PPC_INST_LHZ | ___PPC_RT(r) | \
120 ___PPC_RA(base) | IMM_L(i))
121 #define PPC_LHBRX(r, base, b) EMIT(PPC_INST_LHBRX | ___PPC_RT(r) | \
122 ___PPC_RA(base) | ___PPC_RB(b))
125 #define PPC_BPF_LL(r, base, i) do { PPC_LD(r, base, i); } while(0)
126 #define PPC_BPF_STL(r, base, i) do { PPC_STD(r, base, i); } while(0)
127 #define PPC_BPF_STLU(r, base, i) do { PPC_STDU(r, base, i); } while(0)
129 #define PPC_BPF_LL(r, base, i) do { PPC_LWZ(r, base, i); } while(0)
130 #define PPC_BPF_STL(r, base, i) do { PPC_STW(r, base, i); } while(0)
131 #define PPC_BPF_STLU(r, base, i) do { PPC_STWU(r, base, i); } while(0)
135 #define PPC_LBZ_OFFS(r, base, i) do { if ((i) < 32768) PPC_LBZ(r, base, i); \
136 else { PPC_ADDIS(r, base, IMM_HA(i)); \
139 #define PPC_LD_OFFS(r, base, i) do { if ((i) < 32768) PPC_LD(r, base, i); \
140 else { PPC_ADDIS(r, base, IMM_HA(i)); \
143 #define PPC_LWZ_OFFS(r, base, i) do { if ((i) < 32768) PPC_LWZ(r, base, i); \
144 else { PPC_ADDIS(r, base, IMM_HA(i)); \
147 #define PPC_LHZ_OFFS(r, base, i) do { if ((i) < 32768) PPC_LHZ(r, base, i); \
148 else { PPC_ADDIS(r, base, IMM_HA(i)); \
152 #define PPC_LL_OFFS(r, base, i) do { PPC_LD_OFFS(r, base, i); } while(0)
154 #define PPC_LL_OFFS(r, base, i) do { PPC_LWZ_OFFS(r, base, i); } while(0)
261 #define PPC_LHBRX_OFFS(r, base, i) \
262 do { PPC_LI32(r, i); PPC_LHBRX(r, r, base); } while(0)
264 #define PPC_NTOHS_OFFS(r, base, i) PPC_LHBRX_OFFS(r, base, i)
266 #define PPC_NTOHS_OFFS(r, base, i) PPC_LHZ_OFFS(r, base, i)
/linux-4.1.27/include/linux/mmc/
H A Dsh_mmcif.h102 static inline void sh_mmcif_boot_cmd_send(void __iomem *base, sh_mmcif_boot_cmd_send() argument
105 sh_mmcif_writel(base, MMCIF_CE_INT, 0); sh_mmcif_boot_cmd_send()
106 sh_mmcif_writel(base, MMCIF_CE_ARG, arg); sh_mmcif_boot_cmd_send()
107 sh_mmcif_writel(base, MMCIF_CE_CMD_SET, cmd); sh_mmcif_boot_cmd_send()
110 static inline int sh_mmcif_boot_cmd_poll(void __iomem *base, unsigned long mask) sh_mmcif_boot_cmd_poll() argument
116 tmp = sh_mmcif_readl(base, MMCIF_CE_INT); sh_mmcif_boot_cmd_poll()
118 sh_mmcif_writel(base, MMCIF_CE_INT, tmp & ~mask); sh_mmcif_boot_cmd_poll()
126 static inline int sh_mmcif_boot_cmd(void __iomem *base, sh_mmcif_boot_cmd() argument
129 sh_mmcif_boot_cmd_send(base, cmd, arg); sh_mmcif_boot_cmd()
130 return sh_mmcif_boot_cmd_poll(base, 0x00010000); sh_mmcif_boot_cmd()
133 static inline int sh_mmcif_boot_do_read_single(void __iomem *base, sh_mmcif_boot_do_read_single() argument
140 sh_mmcif_boot_cmd(base, 0x0d400000, 0x00010000); sh_mmcif_boot_do_read_single()
142 if (sh_mmcif_readl(base, MMCIF_CE_RESP0) != 0x0900) sh_mmcif_boot_do_read_single()
146 sh_mmcif_boot_cmd(base, 0x11480000, block_nr * SH_MMCIF_BBS); sh_mmcif_boot_do_read_single()
147 if (sh_mmcif_boot_cmd_poll(base, 0x00100000) < 0) sh_mmcif_boot_do_read_single()
151 buf[k] = sh_mmcif_readl(base, MMCIF_CE_DATA); sh_mmcif_boot_do_read_single()
156 static inline int sh_mmcif_boot_do_read(void __iomem *base, sh_mmcif_boot_do_read() argument
165 sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, sh_mmcif_boot_do_read()
170 sh_mmcif_boot_cmd(base, 0x09806000, 0x00010000); sh_mmcif_boot_do_read()
173 sh_mmcif_boot_cmd(base, 0x07400000, 0x00010000); sh_mmcif_boot_do_read()
176 sh_mmcif_boot_cmd(base, 0x10400000, SH_MMCIF_BBS); sh_mmcif_boot_do_read()
179 ret = sh_mmcif_boot_do_read_single(base, first_block + k, sh_mmcif_boot_do_read()
185 static inline void sh_mmcif_boot_init(void __iomem *base) sh_mmcif_boot_init() argument
188 sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_ON); sh_mmcif_boot_init()
189 sh_mmcif_writel(base, MMCIF_CE_VERSION, SOFT_RST_OFF); sh_mmcif_boot_init()
192 sh_mmcif_writel(base, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP); sh_mmcif_boot_init()
195 sh_mmcif_writel(base, MMCIF_CE_BLOCK_SET, SH_MMCIF_BBS); sh_mmcif_boot_init()
198 sh_mmcif_writel(base, MMCIF_CE_CLK_CTRL, sh_mmcif_boot_init()
203 sh_mmcif_boot_cmd(base, 0x00000040, 0); sh_mmcif_boot_init()
207 sh_mmcif_boot_cmd(base, 0x01405040, 0x40300000); /* CMD1 */ sh_mmcif_boot_init()
208 } while ((sh_mmcif_readl(base, MMCIF_CE_RESP0) & 0x80000000) sh_mmcif_boot_init()
212 sh_mmcif_boot_cmd(base, 0x02806040, 0); sh_mmcif_boot_init()
215 sh_mmcif_boot_cmd(base, 0x03400040, 0x00010000); sh_mmcif_boot_init()
/linux-4.1.27/drivers/ide/
H A Dide-legacy.c9 unsigned long base, ctl; ide_legacy_init_one() local
13 base = 0x1f0; ide_legacy_init_one()
17 base = 0x170; ide_legacy_init_one()
22 if (!request_region(base, 8, d->name)) { ide_legacy_init_one()
24 d->name, base, base + 7); ide_legacy_init_one()
31 release_region(base, 8); ide_legacy_init_one()
35 ide_std_init_ports(hw, base, ctl); ide_legacy_init_one()
H A Dide-4drives.c33 unsigned long base = 0x1f0, ctl = 0x3f6; ide_4drives_init() local
39 if (!request_region(base, 8, DRV_NAME)) { ide_4drives_init()
41 DRV_NAME, base, base + 7); ide_4drives_init()
48 release_region(base, 8); ide_4drives_init()
54 ide_std_init_ports(&hw, base, ctl); ide_4drives_init()
H A Dpalm_bk3710.c77 static void palm_bk3710_setudmamode(void __iomem *base, unsigned int dev, palm_bk3710_setudmamode() argument
92 val32 = readl(base + BK3710_UDMASTB) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setudmamode()
94 writel(val32, base + BK3710_UDMASTB); palm_bk3710_setudmamode()
97 val32 = readl(base + BK3710_UDMATRP) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setudmamode()
99 writel(val32, base + BK3710_UDMATRP); palm_bk3710_setudmamode()
102 val32 = readl(base + BK3710_UDMAENV) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setudmamode()
104 writel(val32, base + BK3710_UDMAENV); palm_bk3710_setudmamode()
107 val16 = readw(base + BK3710_UDMACTL) | (1 << dev); palm_bk3710_setudmamode()
108 writew(val16, base + BK3710_UDMACTL); palm_bk3710_setudmamode()
111 static void palm_bk3710_setdmamode(void __iomem *base, unsigned int dev, palm_bk3710_setdmamode() argument
130 val32 = readl(base + BK3710_DMASTB) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setdmamode()
132 writel(val32, base + BK3710_DMASTB); palm_bk3710_setdmamode()
134 val32 = readl(base + BK3710_DMARCVR) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setdmamode()
136 writel(val32, base + BK3710_DMARCVR); palm_bk3710_setdmamode()
139 val16 = readw(base + BK3710_UDMACTL) & ~(1 << dev); palm_bk3710_setdmamode()
140 writew(val16, base + BK3710_UDMACTL); palm_bk3710_setdmamode()
143 static void palm_bk3710_setpiomode(void __iomem *base, ide_drive_t *mate, palm_bk3710_setpiomode() argument
160 val32 = readl(base + BK3710_DATSTB) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setpiomode()
162 writel(val32, base + BK3710_DATSTB); palm_bk3710_setpiomode()
164 val32 = readl(base + BK3710_DATRCVR) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setpiomode()
166 writel(val32, base + BK3710_DATRCVR); palm_bk3710_setpiomode()
182 val32 = readl(base + BK3710_REGSTB) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setpiomode()
184 writel(val32, base + BK3710_REGSTB); palm_bk3710_setpiomode()
186 val32 = readl(base + BK3710_REGRCVR) & (0xFF << (dev ? 0 : 8)); palm_bk3710_setpiomode()
188 writel(val32, base + BK3710_REGRCVR); palm_bk3710_setpiomode()
194 void __iomem *base = (void __iomem *)hwif->dma_base; palm_bk3710_set_dma_mode() local
198 palm_bk3710_setudmamode(base, is_slave, palm_bk3710_set_dma_mode()
201 palm_bk3710_setdmamode(base, is_slave, palm_bk3710_set_dma_mode()
212 void __iomem *base = (void __iomem *)hwif->dma_base; palm_bk3710_set_pio_mode() local
220 palm_bk3710_setpiomode(base, mate, is_slave, cycle_time, pio); palm_bk3710_set_pio_mode()
223 static void palm_bk3710_chipinit(void __iomem *base) palm_bk3710_chipinit() argument
242 writew(BIT(15), base + BK3710_IDETIMP); palm_bk3710_chipinit()
250 writew(0, base + BK3710_UDMACTL); palm_bk3710_chipinit()
258 writel(0x001, base + BK3710_MISCCTL); palm_bk3710_chipinit()
264 writel(0xFFFF, base + BK3710_IORDYTMP); palm_bk3710_chipinit()
274 writew(0, base + BK3710_BMISP); palm_bk3710_chipinit()
276 palm_bk3710_setpiomode(base, NULL, 0, 600, 0); palm_bk3710_chipinit()
277 palm_bk3710_setpiomode(base, NULL, 1, 600, 0); palm_bk3710_chipinit()
317 void __iomem *base; palm_bk3710_probe() local
350 base = ioremap(mem->start, mem_size); palm_bk3710_probe()
351 if (!base) { palm_bk3710_probe()
358 palm_bk3710_chipinit(base); palm_bk3710_probe()
363 (base + IDE_PALM_ATA_PRI_REG_OFFSET + i); palm_bk3710_probe()
365 (base + IDE_PALM_ATA_PRI_CTL_OFFSET); palm_bk3710_probe()
H A Dtx4939ide.c84 static u16 tx4939ide_readw(void __iomem *base, u32 reg) tx4939ide_readw() argument
86 return __raw_readw(base + tx4939ide_swizzlew(reg)); tx4939ide_readw()
88 static u8 tx4939ide_readb(void __iomem *base, u32 reg) tx4939ide_readb() argument
90 return __raw_readb(base + tx4939ide_swizzleb(reg)); tx4939ide_readb()
92 static void tx4939ide_writel(u32 val, void __iomem *base, u32 reg) tx4939ide_writel() argument
94 __raw_writel(val, base + tx4939ide_swizzlel(reg)); tx4939ide_writel()
96 static void tx4939ide_writew(u16 val, void __iomem *base, u32 reg) tx4939ide_writew() argument
98 __raw_writew(val, base + tx4939ide_swizzlew(reg)); tx4939ide_writew()
100 static void tx4939ide_writeb(u8 val, void __iomem *base, u32 reg) tx4939ide_writeb() argument
102 __raw_writeb(val, base + tx4939ide_swizzleb(reg)); tx4939ide_writeb()
151 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_check_error_ints() local
152 u16 ctl = tx4939ide_readw(base, TX4939IDE_Int_Ctl); tx4939ide_check_error_ints()
156 u16 sysctl = tx4939ide_readw(base, TX4939IDE_Sys_Ctl); tx4939ide_check_error_ints()
158 tx4939ide_writew(sysctl | 0x4000, base, TX4939IDE_Sys_Ctl); tx4939ide_check_error_ints()
162 tx4939ide_writew(sysctl, base, TX4939IDE_Sys_Ctl); tx4939ide_check_error_ints()
177 void __iomem *base; tx4939ide_clear_irq() local
187 base = TX4939IDE_BASE(hwif); tx4939ide_clear_irq()
189 tx4939ide_writew(ctl, base, TX4939IDE_Int_Ctl); tx4939ide_clear_irq()
194 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_cable_detect() local
196 return tx4939ide_readw(base, TX4939IDE_Sys_Ctl) & 0x2000 ? tx4939ide_cable_detect()
205 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_dma_host_set() local
206 u8 dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat); tx4939ide_dma_host_set()
213 tx4939ide_writeb(dma_stat, base, TX4939IDE_DMA_Stat); tx4939ide_dma_host_set()
219 static u8 tx4939ide_clear_dma_status(void __iomem *base) tx4939ide_clear_dma_status() argument
224 dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat); tx4939ide_clear_dma_status()
226 tx4939ide_writeb(dma_stat | ATA_DMA_INTR | ATA_DMA_ERR, base, tx4939ide_clear_dma_status()
229 tx4939ide_writew(TX4939IDE_IGNORE_INTS << 8, base, TX4939IDE_Int_Ctl); tx4939ide_clear_dma_status()
291 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_dma_setup() local
299 tx4939ide_writel(hwif->dmatable_dma, base, TX4939IDE_PRD_Ptr); tx4939ide_dma_setup()
302 tx4939ide_writeb(rw, base, TX4939IDE_DMA_Cmd); tx4939ide_dma_setup()
305 tx4939ide_clear_dma_status(base); tx4939ide_dma_setup()
307 tx4939ide_writew(SECTOR_SIZE / 2, base, drive->dn ? tx4939ide_dma_setup()
310 tx4939ide_writew(blk_rq_sectors(cmd->rq), base, TX4939IDE_Sec_Cnt); tx4939ide_dma_setup()
319 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_dma_end() local
320 u16 ctl = tx4939ide_readw(base, TX4939IDE_Int_Ctl); tx4939ide_dma_end()
323 dma_cmd = tx4939ide_readb(base, TX4939IDE_DMA_Cmd); tx4939ide_dma_end()
325 tx4939ide_writeb(dma_cmd & ~ATA_DMA_START, base, TX4939IDE_DMA_Cmd); tx4939ide_dma_end()
328 dma_stat = tx4939ide_clear_dma_status(base); tx4939ide_dma_end()
346 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_dma_test_irq() local
356 stat = tx4939ide_readb(base, TX4939IDE_AltStat_DevCtl); tx4939ide_dma_test_irq()
365 dma_stat = tx4939ide_readb(base, TX4939IDE_DMA_Stat); tx4939ide_dma_test_irq()
378 tx4939ide_writew(ctl, base, TX4939IDE_Int_Ctl); tx4939ide_dma_test_irq()
385 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_dma_sff_read_status() local
387 return tx4939ide_readb(base, TX4939IDE_DMA_Stat); tx4939ide_dma_sff_read_status()
395 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_init_hwif() local
398 tx4939ide_writew(0x8000, base, TX4939IDE_Sys_Ctl); tx4939ide_init_hwif()
402 tx4939ide_writew(0x0000, base, TX4939IDE_Sys_Ctl); tx4939ide_init_hwif()
404 tx4939ide_writew((TX4939IDE_IGNORE_INTS << 8) | 0xff, base, tx4939ide_init_hwif()
407 tx4939ide_writew(0x0008, base, TX4939IDE_Lo_Burst_Cnt); tx4939ide_init_hwif()
408 tx4939ide_writew(0, base, TX4939IDE_Up_Burst_Cnt); tx4939ide_init_hwif()
425 void __iomem *base = TX4939IDE_BASE(hwif); tx4939ide_tf_load_fixup() local
434 tx4939ide_writew(sysctl, base, TX4939IDE_Sys_Ctl); tx4939ide_tf_load_fixup()
582 pr_info("TX4939 IDE interface (base %#lx, irq %d)\n", mapbase, irq); tx4939ide_probe()
586 /* use extra_base for base address of the all registers */ tx4939ide_probe()
H A Drapide.c18 static void rapide_setup_ports(struct ide_hw *hw, void __iomem *base, rapide_setup_ports() argument
21 unsigned long port = (unsigned long)base; rapide_setup_ports()
34 void __iomem *base; rapide_probe() local
43 base = ecardm_iomap(ec, ECARD_RES_MEMC, 0, 0); rapide_probe()
44 if (!base) { rapide_probe()
50 rapide_setup_ports(&hw, base, base + 0x818, 1 << 6, ec->irq); rapide_probe()
/linux-4.1.27/drivers/gpu/drm/nouveau/
H A Dnv10_fence.h8 struct nouveau_fence_chan base; member in struct:nv10_fence_chan
14 struct nouveau_fence_priv base; member in struct:nv10_fence_priv
H A Dnv04_fence.c30 struct nouveau_fence_chan base; member in struct:nv04_fence_chan
34 struct nouveau_fence_priv base; member in struct:nv04_fence_priv
44 OUT_RING (chan, fence->base.seqno); nv04_fence_emit()
68 nouveau_fence_context_del(&fctx->base); nv04_fence_context_del()
70 nouveau_fence_context_free(&fctx->base); nv04_fence_context_del()
78 nouveau_fence_context_new(chan, &fctx->base); nv04_fence_context_new()
79 fctx->base.emit = nv04_fence_emit; nv04_fence_context_new()
80 fctx->base.sync = nv04_fence_sync; nv04_fence_context_new()
81 fctx->base.read = nv04_fence_read; nv04_fence_context_new()
105 priv->base.dtor = nv04_fence_destroy; nv04_fence_create()
106 priv->base.context_new = nv04_fence_context_new; nv04_fence_create()
107 priv->base.context_del = nv04_fence_context_del; nv04_fence_create()
108 priv->base.contexts = 15; nv04_fence_create()
109 priv->base.context_base = fence_context_alloc(priv->base.contexts); nv04_fence_create()
H A Dnv10_fence.c36 OUT_RING (chan, fence->base.seqno); nv10_fence_emit()
61 nouveau_fence_context_del(&fctx->base); nv10_fence_context_del()
66 nouveau_fence_context_free(&fctx->base); nv10_fence_context_del()
78 nouveau_fence_context_new(chan, &fctx->base); nv10_fence_context_new()
79 fctx->base.emit = nv10_fence_emit; nv10_fence_context_new()
80 fctx->base.read = nv10_fence_read; nv10_fence_context_new()
81 fctx->base.sync = nv10_fence_sync; nv10_fence_context_new()
106 priv->base.dtor = nv10_fence_destroy; nv10_fence_create()
107 priv->base.context_new = nv10_fence_context_new; nv10_fence_create()
108 priv->base.context_del = nv10_fence_context_del; nv10_fence_create()
109 priv->base.contexts = 31; nv10_fence_create()
110 priv->base.context_base = fence_context_alloc(priv->base.contexts); nv10_fence_create()
H A Dnv84_fence.c85 return fctx->base.emit32(chan, addr, fence->base.seqno); nv84_fence_emit()
100 return fctx->base.sync32(chan, addr, fence->base.seqno); nv84_fence_sync()
123 nouveau_bo_wr32(priv->bo, chan->chid * 16 / 4, fctx->base.sequence); nv84_fence_context_del()
126 nouveau_fence_context_del(&fctx->base); nv84_fence_context_del()
128 nouveau_fence_context_free(&fctx->base); nv84_fence_context_del()
134 struct nouveau_cli *cli = (void *)nvif_client(&chan->device->base); nv84_fence_context_new()
143 nouveau_fence_context_new(chan, &fctx->base); nv84_fence_context_new()
144 fctx->base.emit = nv84_fence_emit; nv84_fence_context_new()
145 fctx->base.sync = nv84_fence_sync; nv84_fence_context_new()
146 fctx->base.read = nv84_fence_read; nv84_fence_context_new()
147 fctx->base.emit32 = nv84_fence_emit32; nv84_fence_context_new()
148 fctx->base.sync32 = nv84_fence_sync32; nv84_fence_context_new()
149 fctx->base.sequence = nv84_fence_read(chan); nv84_fence_context_new()
174 priv->suspend = vmalloc(priv->base.contexts * sizeof(u32)); nv84_fence_suspend()
176 for (i = 0; i < priv->base.contexts; i++) nv84_fence_suspend()
190 for (i = 0; i < priv->base.contexts; i++) nv84_fence_resume()
225 priv->base.dtor = nv84_fence_destroy; nv84_fence_create()
226 priv->base.suspend = nv84_fence_suspend; nv84_fence_create()
227 priv->base.resume = nv84_fence_resume; nv84_fence_create()
228 priv->base.context_new = nv84_fence_context_new; nv84_fence_create()
229 priv->base.context_del = nv84_fence_context_del; nv84_fence_create()
231 priv->base.contexts = pfifo->max + 1; nv84_fence_create()
232 priv->base.context_base = fence_context_alloc(priv->base.contexts); nv84_fence_create()
233 priv->base.uevent = true; nv84_fence_create()
242 ret = nouveau_bo_new(drm->dev, 16 * priv->base.contexts, 0, domain, 0, nv84_fence_create()
256 ret = nouveau_bo_new(drm->dev, 16 * priv->base.contexts, 0, nv84_fence_create()
/linux-4.1.27/arch/mips/sgi-ip32/
H A Dip32-memory.c24 u64 base, size; prom_meminit() local
31 base = (bankctl & CRIME_MEM_BANK_CONTROL_ADDR) << 25; prom_meminit()
32 if (bank != 0 && base == 0) prom_meminit()
36 if (base + size > (256 << 20)) prom_meminit()
37 base += CRIME_HI_MEM_BASE; prom_meminit()
39 printk("CRIME MC: bank %u base 0x%016Lx size %LuMiB\n", prom_meminit()
40 bank, base, size >> 20); prom_meminit()
41 add_memory_region(base, size, BOOT_MEM_RAM); prom_meminit()
/linux-4.1.27/arch/cris/kernel/
H A Ddevicetree.c5 void __init early_init_dt_add_memory_arch(u64 base, u64 size) early_init_dt_add_memory_arch() argument
8 __func__, base, size); early_init_dt_add_memory_arch()
/linux-4.1.27/drivers/gpu/drm/nouveau/include/nvkm/subdev/
H A Dibus.h6 struct nvkm_subdev base; member in struct:nvkm_ibus
19 nvkm_subdev_destroy(&(p)->base)
21 nvkm_subdev_init(&(p)->base)
23 nvkm_subdev_fini(&(p)->base, (s))
H A Dmxm.h8 struct nvkm_subdev base; member in struct:nvkm_mxm
22 nvkm_subdev_init(&(p)->base)
24 nvkm_subdev_fini(&(p)->base, (s))
/linux-4.1.27/drivers/acpi/apei/
H A DMakefile6 apei-y := apei-base.o hest.o erst.o
/linux-4.1.27/include/asm-generic/
H A Ddma-contiguous.h7 dma_contiguous_early_fixup(phys_addr_t base, unsigned long size) { } argument
H A Ddiv64.h9 * uint32_t do_div(uint64_t *n, uint32_t base)
11 * uint32_t remainder = *n % base;
12 * *n = *n / base;
25 # define do_div(n,base) ({ \
26 uint32_t __base = (base); \
40 # define do_div(n,base) ({ \
41 uint32_t __base = (base); \
/linux-4.1.27/drivers/s390/block/
H A Ddasd_ioctl.c46 struct dasd_device *base; dasd_ioctl_enable() local
51 base = dasd_device_from_gendisk(bdev->bd_disk); dasd_ioctl_enable()
52 if (!base) dasd_ioctl_enable()
55 dasd_enable_device(base); dasd_ioctl_enable()
59 (loff_t)get_capacity(base->block->gdp) << 9); dasd_ioctl_enable()
61 dasd_put_device(base); dasd_ioctl_enable()
72 struct dasd_device *base; dasd_ioctl_disable() local
77 base = dasd_device_from_gendisk(bdev->bd_disk); dasd_ioctl_disable()
78 if (!base) dasd_ioctl_disable()
88 dasd_set_target_state(base, DASD_STATE_BASIC); dasd_ioctl_disable()
96 dasd_put_device(base); dasd_ioctl_disable()
106 struct dasd_device *base; dasd_ioctl_quiesce() local
108 base = block->base; dasd_ioctl_quiesce()
113 "state\n", dev_name(&base->cdev->dev)); dasd_ioctl_quiesce()
114 spin_lock_irqsave(get_ccwdev_lock(base->cdev), flags); dasd_ioctl_quiesce()
115 dasd_device_set_stop_bits(base, DASD_STOPPED_QUIESCE); dasd_ioctl_quiesce()
116 spin_unlock_irqrestore(get_ccwdev_lock(base->cdev), flags); dasd_ioctl_quiesce()
127 struct dasd_device *base; dasd_ioctl_resume() local
129 base = block->base; dasd_ioctl_resume()
134 "on the DASD\n", dev_name(&base->cdev->dev)); dasd_ioctl_resume()
135 spin_lock_irqsave(get_ccwdev_lock(base->cdev), flags); dasd_ioctl_resume()
136 dasd_device_remove_stop_bits(base, DASD_STOPPED_QUIESCE); dasd_ioctl_resume()
137 spin_unlock_irqrestore(get_ccwdev_lock(base->cdev), flags); dasd_ioctl_resume()
149 struct dasd_device *base; dasd_ioctl_abortio() local
152 base = block->base; dasd_ioctl_abortio()
156 if (test_and_set_bit(DASD_FLAG_ABORTALL, &base->flags)) dasd_ioctl_abortio()
158 DBF_DEV_EVENT(DBF_NOTICE, base, "%s", "abortall flag set"); dasd_ioctl_abortio()
184 struct dasd_device *base; dasd_ioctl_allowio() local
186 base = block->base; dasd_ioctl_allowio()
190 if (test_and_clear_bit(DASD_FLAG_ABORTALL, &base->flags)) dasd_ioctl_allowio()
191 DBF_DEV_EVENT(DBF_NOTICE, base, "%s", "abortall flag unset"); dasd_ioctl_allowio()
205 struct dasd_device *base; dasd_format() local
210 base = block->base; dasd_format()
211 if (base->discipline->format_device == NULL) dasd_format()
214 if (base->state != DASD_STATE_BASIC) { dasd_format()
216 dev_name(&base->cdev->dev)); dasd_format()
220 DBF_DEV_EVENT(DBF_NOTICE, base, dasd_format()
241 rc = base->discipline->format_device(base, fdata, enable_pav); dasd_format()
268 struct dasd_device *base; dasd_ioctl_format() local
276 base = dasd_device_from_gendisk(bdev->bd_disk); dasd_ioctl_format()
277 if (!base) dasd_ioctl_format()
279 if (base->features & DASD_FEATURE_READONLY || dasd_ioctl_format()
280 test_bit(DASD_FLAG_DEVICE_RO, &base->flags)) { dasd_ioctl_format()
281 dasd_put_device(base); dasd_ioctl_format()
285 dasd_put_device(base); dasd_ioctl_format()
291 dev_name(&base->cdev->dev)); dasd_ioctl_format()
292 dasd_put_device(base); dasd_ioctl_format()
295 rc = dasd_format(base->block, &fdata); dasd_ioctl_format()
296 dasd_put_device(base); dasd_ioctl_format()
377 struct dasd_device *base; dasd_ioctl_information() local
382 base = block->base; dasd_ioctl_information()
383 if (!base->discipline || !base->discipline->fill_info) dasd_ioctl_information()
390 rc = base->discipline->fill_info(base, dasd_info); dasd_ioctl_information()
396 cdev = base->cdev; dasd_ioctl_information()
406 dasd_info->status = base->state; dasd_ioctl_information()
420 if ((base->state < DASD_STATE_READY) || dasd_ioctl_information()
425 ((base->features & DASD_FEATURE_READONLY) != 0); dasd_ioctl_information()
427 memcpy(dasd_info->type, base->discipline->name, 4); dasd_ioctl_information()
440 spin_lock_irqsave(get_ccwdev_lock(base->cdev), flags); dasd_ioctl_information()
441 list_for_each(l, &base->ccw_queue) dasd_ioctl_information()
443 spin_unlock_irqrestore(get_ccwdev_lock(base->cdev), dasd_ioctl_information()
463 struct dasd_device *base; dasd_ioctl_set_ro() local
473 base = dasd_device_from_gendisk(bdev->bd_disk); dasd_ioctl_set_ro()
474 if (!base) dasd_ioctl_set_ro()
476 if (!intval && test_bit(DASD_FLAG_DEVICE_RO, &base->flags)) { dasd_ioctl_set_ro()
477 dasd_put_device(base); dasd_ioctl_set_ro()
481 rc = dasd_set_feature(base->cdev, DASD_FEATURE_READONLY, intval); dasd_ioctl_set_ro()
482 dasd_put_device(base); dasd_ioctl_set_ro()
493 ret = cmf_readall(block->base->cdev, &data); dasd_ioctl_readall_cmb()
503 struct dasd_device *base; dasd_ioctl() local
517 base = dasd_device_from_gendisk(bdev->bd_disk); dasd_ioctl()
518 if (!base) dasd_ioctl()
520 block = base->block; dasd_ioctl()
563 rc = enable_cmf(base->cdev); dasd_ioctl()
566 rc = disable_cmf(base->cdev); dasd_ioctl()
574 if (base->discipline->ioctl) dasd_ioctl()
575 rc = base->discipline->ioctl(block, cmd, argp); dasd_ioctl()
577 dasd_put_device(base); dasd_ioctl()
H A Ddasd_genhd.c32 struct dasd_device *base; dasd_gendisk_alloc() local
36 base = block->base; dasd_gendisk_alloc()
37 if (base->devindex >= DASD_PER_MAJOR) dasd_gendisk_alloc()
46 gdp->first_minor = base->devindex << DASD_PARTN_BITS; dasd_gendisk_alloc()
48 gdp->driverfs_dev = &base->cdev->dev; dasd_gendisk_alloc()
58 if (base->devindex > 25) { dasd_gendisk_alloc()
59 if (base->devindex > 701) { dasd_gendisk_alloc()
60 if (base->devindex > 18277) dasd_gendisk_alloc()
62 'a'+(((base->devindex-18278) dasd_gendisk_alloc()
65 'a'+(((base->devindex-702)/676)%26)); dasd_gendisk_alloc()
68 'a'+(((base->devindex-26)/26)%26)); dasd_gendisk_alloc()
70 len += sprintf(gdp->disk_name + len, "%c", 'a'+(base->devindex%26)); dasd_gendisk_alloc()
72 if (base->features & DASD_FEATURE_READONLY || dasd_gendisk_alloc()
73 test_bit(DASD_FLAG_DEVICE_RO, &base->flags)) dasd_gendisk_alloc()
75 dasd_add_link_to_gendisk(gdp, base); dasd_gendisk_alloc()
107 DBF_DEV_EVENT(DBF_ERR, block->base, "%s", dasd_scan_partitions()
114 DBF_DEV_EVENT(DBF_ERR, block->base, dasd_scan_partitions()
128 DBF_DEV_EVENT(DBF_ERR, block->base, dasd_scan_partitions()
/linux-4.1.27/sound/soc/txx9/
H A Dtxx9aclc-ac97.c44 return __raw_readl(drvdata->base + ACINTSTS) & ACINT_REGACCRDY; txx9aclc_regready()
52 void __iomem *base = drvdata->base; txx9aclc_ac97_read() local
55 if (!(__raw_readl(base + ACINTSTS) & ACINT_CODECRDY(ac97->num))) txx9aclc_ac97_read()
59 __raw_writel(dat, base + ACREGACC); txx9aclc_ac97_read()
60 __raw_writel(ACINT_REGACCRDY, base + ACINTEN); txx9aclc_ac97_read()
62 __raw_writel(ACINT_REGACCRDY, base + ACINTDIS); txx9aclc_ac97_read()
67 dat = __raw_readl(base + ACREGACC); txx9aclc_ac97_read()
76 __raw_writel(ACINT_REGACCRDY, base + ACINTDIS); txx9aclc_ac97_read()
85 void __iomem *base = drvdata->base; txx9aclc_ac97_write() local
89 base + ACREGACC); txx9aclc_ac97_write()
90 __raw_writel(ACINT_REGACCRDY, base + ACINTEN); txx9aclc_ac97_write()
95 __raw_writel(ACINT_REGACCRDY, base + ACINTDIS); txx9aclc_ac97_write()
101 void __iomem *base = drvdata->base; txx9aclc_ac97_cold_reset() local
104 __raw_writel(ACCTL_ENLINK, base + ACCTLDIS); txx9aclc_ac97_cold_reset()
107 __raw_writel(ACCTL_ENLINK, base + ACCTLEN); txx9aclc_ac97_cold_reset()
109 __raw_writel(ready, base + ACINTEN); txx9aclc_ac97_cold_reset()
111 (__raw_readl(base + ACINTSTS) & ready) == ready, txx9aclc_ac97_cold_reset()
115 __raw_readl(base + ACINTSTS)); txx9aclc_ac97_cold_reset()
117 __raw_writel(ACINT_REGACCRDY, base + ACINTSTS); txx9aclc_ac97_cold_reset()
118 __raw_writel(ready, base + ACINTDIS); txx9aclc_ac97_cold_reset()
131 void __iomem *base = drvdata->base; txx9aclc_ac97_irq() local
133 __raw_writel(__raw_readl(base + ACINTMSTS), base + ACINTDIS); txx9aclc_ac97_irq()
149 __raw_writel(ACCTL_ENLINK, drvdata->base + ACCTLDIS); txx9aclc_ac97_remove()
192 drvdata->base = devm_ioremap_resource(&pdev->dev, r); txx9aclc_ac97_dev_probe()
193 if (IS_ERR(drvdata->base)) txx9aclc_ac97_dev_probe()
194 return PTR_ERR(drvdata->base); txx9aclc_ac97_dev_probe()
/linux-4.1.27/arch/x86/mm/
H A Damdtopology.c99 u64 base, limit; amd_numa_init() local
101 base = read_pci_config(0, nb, 1, 0x40 + i*8); amd_numa_init()
105 if ((base & 3) == 0) { amd_numa_init()
112 base, limit); amd_numa_init()
117 pr_info("Skipping node entry %d (base %Lx)\n", amd_numa_init()
118 i, base); amd_numa_init()
121 if ((base >> 8) & 3 || (limit >> 8) & 3) { amd_numa_init()
123 nodeid, (base >> 8) & 3, (limit >> 8) & 3); amd_numa_init()
138 if (limit <= base) amd_numa_init()
141 base >>= 16; amd_numa_init()
142 base <<= 24; amd_numa_init()
144 if (base < start) amd_numa_init()
145 base = start; amd_numa_init()
148 if (limit == base) { amd_numa_init()
152 if (limit < base) { amd_numa_init()
154 nodeid, base, limit); amd_numa_init()
159 if (prevbase > base) { amd_numa_init()
161 prevbase, base); amd_numa_init()
166 nodeid, base, limit); amd_numa_init()
168 prevbase = base; amd_numa_init()
169 numa_add_memblk(nodeid, base, limit); amd_numa_init()
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/subdev/therm/
H A Dgt215.c30 struct nvkm_therm_priv base; member in struct:gt215_therm_priv
47 struct dcb_gpio_func *tach = &priv->base.fan->tach; gt215_therm_init()
50 ret = nvkm_therm_init(&priv->base.base); gt215_therm_init()
54 g84_sensor_setup(&priv->base.base); gt215_therm_init()
81 priv->base.base.pwm_ctrl = nv50_fan_pwm_ctrl; gt215_therm_ctor()
82 priv->base.base.pwm_get = nv50_fan_pwm_get; gt215_therm_ctor()
83 priv->base.base.pwm_set = nv50_fan_pwm_set; gt215_therm_ctor()
84 priv->base.base.pwm_clock = nv50_fan_pwm_clock; gt215_therm_ctor()
85 priv->base.base.temp_get = g84_temp_get; gt215_therm_ctor()
86 priv->base.base.fan_sense = gt215_therm_fan_sense; gt215_therm_ctor()
87 priv->base.sensor.program_alarms = nvkm_therm_program_alarms_polling; gt215_therm_ctor()
88 return nvkm_therm_preinit(&priv->base.base); gt215_therm_ctor()
H A Dgm107.c29 struct nvkm_therm_priv base; member in struct:gm107_therm_priv
74 priv->base.base.pwm_ctrl = gm107_fan_pwm_ctrl; gm107_therm_ctor()
75 priv->base.base.pwm_get = gm107_fan_pwm_get; gm107_therm_ctor()
76 priv->base.base.pwm_set = gm107_fan_pwm_set; gm107_therm_ctor()
77 priv->base.base.pwm_clock = gm107_fan_pwm_clock; gm107_therm_ctor()
78 priv->base.base.temp_get = g84_temp_get; gm107_therm_ctor()
79 priv->base.base.fan_sense = gt215_therm_fan_sense; gm107_therm_ctor()
80 priv->base.sensor.program_alarms = nvkm_therm_program_alarms_polling; gm107_therm_ctor()
81 return nvkm_therm_preinit(&priv->base.base); gm107_therm_ctor()
H A Dgf110.c29 struct nvkm_therm_priv base; member in struct:gf110_therm_priv
124 ret = nvkm_therm_init(&priv->base.base); gf110_therm_init()
130 if (priv->base.fan->tach.func != DCB_GPIO_UNUSED) { gf110_therm_init()
131 nv_mask(priv, 0x00d79c, 0x000000ff, priv->base.fan->tach.line); gf110_therm_init()
153 g84_sensor_setup(&priv->base.base); gf110_therm_ctor()
155 priv->base.base.pwm_ctrl = gf110_fan_pwm_ctrl; gf110_therm_ctor()
156 priv->base.base.pwm_get = gf110_fan_pwm_get; gf110_therm_ctor()
157 priv->base.base.pwm_set = gf110_fan_pwm_set; gf110_therm_ctor()
158 priv->base.base.pwm_clock = gf110_fan_pwm_clock; gf110_therm_ctor()
159 priv->base.base.temp_get = g84_temp_get; gf110_therm_ctor()
160 priv->base.base.fan_sense = gt215_therm_fan_sense; gf110_therm_ctor()
161 priv->base.sensor.program_alarms = nvkm_therm_program_alarms_polling; gf110_therm_ctor()
162 return nvkm_therm_preinit(&priv->base.base); gf110_therm_ctor()
/linux-4.1.27/drivers/block/
H A Dswim.c66 #define swim_write(base, reg, v) out_8(&(base)->write_##reg, (v))
67 #define swim_read(base, reg) in_8(&(base)->read_##reg)
90 #define iwm_write(base, reg, v) out_8(&(base)->reg, (v))
91 #define iwm_read(base, reg) in_8(&(base)->reg)
212 struct swim __iomem *base; member in struct:swim_priv
219 extern int swim_read_sector_header(struct swim __iomem *base,
221 extern int swim_read_sector_data(struct swim __iomem *base,
225 static inline void set_swim_mode(struct swim __iomem *base, int enable) set_swim_mode() argument
231 swim_write(base, mode0, 0xf8); set_swim_mode()
235 iwm_base = (struct iwm __iomem *)base; set_swim_mode()
250 static inline int get_swim_mode(struct swim __iomem *base) get_swim_mode() argument
256 swim_write(base, phase, 0xf5); get_swim_mode()
257 if (swim_read(base, phase) != 0xf5) get_swim_mode()
259 swim_write(base, phase, 0xf6); get_swim_mode()
260 if (swim_read(base, phase) != 0xf6) get_swim_mode()
262 swim_write(base, phase, 0xf7); get_swim_mode()
263 if (swim_read(base, phase) != 0xf7) get_swim_mode()
272 static inline void swim_select(struct swim __iomem *base, int sel) swim_select() argument
274 swim_write(base, phase, RELAX); swim_select()
278 swim_write(base, phase, sel & CA_MASK); swim_select()
281 static inline void swim_action(struct swim __iomem *base, int action) swim_action() argument
287 swim_select(base, action); swim_action()
289 swim_write(base, phase, (LSTRB<<4) | LSTRB); swim_action()
291 swim_write(base, phase, (LSTRB<<4) | ((~LSTRB) & 0x0F)); swim_action()
297 static inline int swim_readbit(struct swim __iomem *base, int bit) swim_readbit() argument
301 swim_select(base, bit); swim_readbit()
305 stat = swim_read(base, handshake); swim_readbit()
310 static inline void swim_drive(struct swim __iomem *base, swim_drive() argument
314 swim_write(base, mode0, EXTERNAL_DRIVE); /* clear drive 1 bit */ swim_drive()
315 swim_write(base, mode1, INTERNAL_DRIVE); /* set drive 0 bit */ swim_drive()
317 swim_write(base, mode0, INTERNAL_DRIVE); /* clear drive 0 bit */ swim_drive()
318 swim_write(base, mode1, EXTERNAL_DRIVE); /* set drive 1 bit */ swim_drive()
322 static inline void swim_motor(struct swim __iomem *base, swim_motor() argument
328 swim_action(base, MOTOR_ON); swim_motor()
331 swim_select(base, RELAX); swim_motor()
332 if (swim_readbit(base, MOTOR_ON)) swim_motor()
338 swim_action(base, MOTOR_OFF); swim_motor()
339 swim_select(base, RELAX); swim_motor()
343 static inline void swim_eject(struct swim __iomem *base) swim_eject() argument
347 swim_action(base, EJECT); swim_eject()
350 swim_select(base, RELAX); swim_eject()
351 if (!swim_readbit(base, DISK_IN)) swim_eject()
356 swim_select(base, RELAX); swim_eject()
359 static inline void swim_head(struct swim __iomem *base, enum head head) swim_head() argument
364 swim_select(base, READ_DATA_1); swim_head()
366 swim_select(base, READ_DATA_0); swim_head()
369 static inline int swim_step(struct swim __iomem *base) swim_step() argument
373 swim_action(base, STEP); swim_step()
380 swim_select(base, RELAX); swim_step()
381 if (!swim_readbit(base, STEP)) swim_step()
387 static inline int swim_track00(struct swim __iomem *base) swim_track00() argument
391 swim_action(base, SEEK_NEGATIVE); swim_track00()
395 swim_select(base, RELAX); swim_track00()
396 if (swim_readbit(base, TRACK_ZERO)) swim_track00()
399 if (swim_step(base)) swim_track00()
403 if (swim_readbit(base, TRACK_ZERO)) swim_track00()
409 static inline int swim_seek(struct swim __iomem *base, int step) swim_seek() argument
415 swim_action(base, SEEK_NEGATIVE); swim_seek()
418 swim_action(base, SEEK_POSITIVE); swim_seek()
421 if (swim_step(base)) swim_seek()
430 struct swim __iomem *base = fs->swd->base; swim_track() local
433 ret = swim_seek(base, track - fs->track); swim_track()
438 swim_track00(base); swim_track()
447 struct swim __iomem *base = fs->swd->base; floppy_eject() local
449 swim_drive(base, fs->location); floppy_eject()
450 swim_motor(base, OFF); floppy_eject()
451 swim_eject(base); floppy_eject()
463 struct swim __iomem *base = fs->swd->base; swim_read_sector() local
471 swim_write(base, mode1, MOTON); swim_read_sector()
472 swim_head(base, side); swim_read_sector()
473 swim_write(base, mode0, side); swim_read_sector()
477 ret = swim_read_sector_header(base, &header); swim_read_sector()
481 ret = swim_read_sector_data(base, buffer); swim_read_sector()
487 swim_write(base, mode0, MOTON); swim_read_sector()
500 struct swim __iomem *base = fs->swd->base; floppy_read_sectors() local
506 swim_drive(base, fs->location); floppy_read_sectors()
593 struct swim __iomem *base = fs->swd->base; setup_medium() local
595 if (swim_readbit(base, DISK_IN)) { setup_medium()
598 fs->write_protected = swim_readbit(base, WRITE_PROT); setup_medium()
599 fs->type = swim_readbit(base, ONEMEG_MEDIA); setup_medium()
601 if (swim_track00(base)) setup_medium()
605 swim_track00(base); setup_medium()
620 struct swim __iomem *base = fs->swd->base; floppy_open() local
631 swim_write(base, setup, S_IBM_DRIVE | S_FCLK_DIV2); floppy_open()
633 swim_drive(base, INTERNAL_DRIVE); floppy_open()
634 swim_motor(base, ON); floppy_open()
635 swim_action(base, SETMFM); floppy_open()
661 swim_motor(base, OFF); floppy_open()
679 struct swim __iomem *base = fs->swd->base; floppy_release() local
688 swim_motor(base, OFF); floppy_release()
752 struct swim __iomem *base = fs->swd->base; floppy_revalidate() local
754 swim_drive(base, fs->location); floppy_revalidate()
760 swim_motor(base, OFF); floppy_revalidate()
792 struct swim __iomem *base = swd->base; swim_add_floppy() local
796 swim_drive(base, location); swim_add_floppy()
798 swim_motor(base, OFF); swim_add_floppy()
800 if (swim_readbit(base, SINGLE_SIDED)) swim_add_floppy()
816 struct swim __iomem *base = swd->base; swim_floppy_init() local
820 swim_drive(base, INTERNAL_DRIVE); swim_floppy_init()
821 if (swim_readbit(base, DRIVE_PRESENT)) swim_floppy_init()
823 swim_drive(base, EXTERNAL_DRIVE); swim_floppy_init()
824 if (swim_readbit(base, DRIVE_PRESENT)) swim_floppy_init()
918 swd->base = swim_base; swim_probe()
958 iounmap(swd->base); swim_remove()
/linux-4.1.27/drivers/gpu/drm/msm/edp/
H A Dedp_phy.c20 void __iomem *base; member in struct:edp_phy
29 status = edp_read(phy->base + msm_edp_phy_ready()
49 edp_write(phy->base + REG_EDP_PHY_CTRL, msm_edp_phy_ctrl()
54 edp_write(phy->base + REG_EDP_PHY_CTRL, 0x000); msm_edp_phy_ctrl()
55 edp_write(phy->base + REG_EDP_PHY_GLB_PD_CTL, 0x3f); msm_edp_phy_ctrl()
56 edp_write(phy->base + REG_EDP_PHY_GLB_CFG, 0x1); msm_edp_phy_ctrl()
58 edp_write(phy->base + REG_EDP_PHY_GLB_PD_CTL, 0xc0); msm_edp_phy_ctrl()
65 edp_write(phy->base + REG_EDP_PHY_GLB_VM_CFG0, 0x3); msm_edp_phy_vm_pe_init()
66 edp_write(phy->base + REG_EDP_PHY_GLB_VM_CFG1, 0x64); msm_edp_phy_vm_pe_init()
67 edp_write(phy->base + REG_EDP_PHY_GLB_MISC9, 0x6c); msm_edp_phy_vm_pe_init()
72 edp_write(phy->base + REG_EDP_PHY_GLB_VM_CFG0, v0); msm_edp_phy_vm_pe_cfg()
73 edp_write(phy->base + REG_EDP_PHY_GLB_VM_CFG1, v1); msm_edp_phy_vm_pe_cfg()
87 edp_write(phy->base + REG_EDP_PHY_LN_PD_CTL(i) , data); msm_edp_phy_lane_power_ctrl()
92 edp_write(phy->base + REG_EDP_PHY_LN_PD_CTL(i) , data); msm_edp_phy_lane_power_ctrl()
103 phy->base = regbase; msm_edp_phy_init()
/linux-4.1.27/drivers/ata/
H A Dpata_bf54x.c77 #define ATAPI_GET_CONTROL(base)\
78 bfin_read16(base + ATAPI_OFFSET_CONTROL)
79 #define ATAPI_SET_CONTROL(base, val)\
80 bfin_write16(base + ATAPI_OFFSET_CONTROL, val)
81 #define ATAPI_GET_STATUS(base)\
82 bfin_read16(base + ATAPI_OFFSET_STATUS)
83 #define ATAPI_GET_DEV_ADDR(base)\
84 bfin_read16(base + ATAPI_OFFSET_DEV_ADDR)
85 #define ATAPI_SET_DEV_ADDR(base, val)\
86 bfin_write16(base + ATAPI_OFFSET_DEV_ADDR, val)
87 #define ATAPI_GET_DEV_TXBUF(base)\
88 bfin_read16(base + ATAPI_OFFSET_DEV_TXBUF)
89 #define ATAPI_SET_DEV_TXBUF(base, val)\
90 bfin_write16(base + ATAPI_OFFSET_DEV_TXBUF, val)
91 #define ATAPI_GET_DEV_RXBUF(base)\
92 bfin_read16(base + ATAPI_OFFSET_DEV_RXBUF)
93 #define ATAPI_SET_DEV_RXBUF(base, val)\
94 bfin_write16(base + ATAPI_OFFSET_DEV_RXBUF, val)
95 #define ATAPI_GET_INT_MASK(base)\
96 bfin_read16(base + ATAPI_OFFSET_INT_MASK)
97 #define ATAPI_SET_INT_MASK(base, val)\
98 bfin_write16(base + ATAPI_OFFSET_INT_MASK, val)
99 #define ATAPI_GET_INT_STATUS(base)\
100 bfin_read16(base + ATAPI_OFFSET_INT_STATUS)
101 #define ATAPI_SET_INT_STATUS(base, val)\
102 bfin_write16(base + ATAPI_OFFSET_INT_STATUS, val)
103 #define ATAPI_GET_XFER_LEN(base)\
104 bfin_read16(base + ATAPI_OFFSET_XFER_LEN)
105 #define ATAPI_SET_XFER_LEN(base, val)\
106 bfin_write16(base + ATAPI_OFFSET_XFER_LEN, val)
107 #define ATAPI_GET_LINE_STATUS(base)\
108 bfin_read16(base + ATAPI_OFFSET_LINE_STATUS)
109 #define ATAPI_GET_SM_STATE(base)\
110 bfin_read16(base + ATAPI_OFFSET_SM_STATE)
111 #define ATAPI_GET_TERMINATE(base)\
112 bfin_read16(base + ATAPI_OFFSET_TERMINATE)
113 #define ATAPI_SET_TERMINATE(base, val)\
114 bfin_write16(base + ATAPI_OFFSET_TERMINATE, val)
115 #define ATAPI_GET_PIO_TFRCNT(base)\
116 bfin_read16(base + ATAPI_OFFSET_PIO_TFRCNT)
117 #define ATAPI_GET_DMA_TFRCNT(base)\
118 bfin_read16(base + ATAPI_OFFSET_DMA_TFRCNT)
119 #define ATAPI_GET_UMAIN_TFRCNT(base)\
120 bfin_read16(base + ATAPI_OFFSET_UMAIN_TFRCNT)
121 #define ATAPI_GET_UDMAOUT_TFRCNT(base)\
122 bfin_read16(base + ATAPI_OFFSET_UDMAOUT_TFRCNT)
123 #define ATAPI_GET_REG_TIM_0(base)\
124 bfin_read16(base + ATAPI_OFFSET_REG_TIM_0)
125 #define ATAPI_SET_REG_TIM_0(base, val)\
126 bfin_write16(base + ATAPI_OFFSET_REG_TIM_0, val)
127 #define ATAPI_GET_PIO_TIM_0(base)\
128 bfin_read16(base + ATAPI_OFFSET_PIO_TIM_0)
129 #define ATAPI_SET_PIO_TIM_0(base, val)\
130 bfin_write16(base + ATAPI_OFFSET_PIO_TIM_0, val)
131 #define ATAPI_GET_PIO_TIM_1(base)\
132 bfin_read16(base + ATAPI_OFFSET_PIO_TIM_1)
133 #define ATAPI_SET_PIO_TIM_1(base, val)\
134 bfin_write16(base + ATAPI_OFFSET_PIO_TIM_1, val)
135 #define ATAPI_GET_MULTI_TIM_0(base)\
136 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_0)
137 #define ATAPI_SET_MULTI_TIM_0(base, val)\
138 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_0, val)
139 #define ATAPI_GET_MULTI_TIM_1(base)\
140 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_1)
141 #define ATAPI_SET_MULTI_TIM_1(base, val)\
142 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_1, val)
143 #define ATAPI_GET_MULTI_TIM_2(base)\
144 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_2)
145 #define ATAPI_SET_MULTI_TIM_2(base, val)\
146 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_2, val)
147 #define ATAPI_GET_ULTRA_TIM_0(base)\
148 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_0)
149 #define ATAPI_SET_ULTRA_TIM_0(base, val)\
150 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_0, val)
151 #define ATAPI_GET_ULTRA_TIM_1(base)\
152 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_1)
153 #define ATAPI_SET_ULTRA_TIM_1(base, val)\
154 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_1, val)
155 #define ATAPI_GET_ULTRA_TIM_2(base)\
156 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_2)
157 #define ATAPI_SET_ULTRA_TIM_2(base, val)\
158 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_2, val)
159 #define ATAPI_GET_ULTRA_TIM_3(base)\
160 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_3)
161 #define ATAPI_SET_ULTRA_TIM_3(base, val)\
162 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_3, val)
292 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_set_piomode() local
339 ATAPI_SET_REG_TIM_0(base, (teoc_reg<<8 | t2_reg)); bfin_set_piomode()
340 ATAPI_SET_PIO_TIM_0(base, (t4_reg<<12 | t2_pio<<4 | t1_reg)); bfin_set_piomode()
341 ATAPI_SET_PIO_TIM_1(base, teoc_pio); bfin_set_piomode()
343 ATAPI_SET_CONTROL(base, bfin_set_piomode()
344 ATAPI_GET_CONTROL(base) | IORDY_EN); bfin_set_piomode()
346 ATAPI_SET_CONTROL(base, bfin_set_piomode()
347 ATAPI_GET_CONTROL(base) & ~IORDY_EN); bfin_set_piomode()
351 ATAPI_SET_INT_MASK(base, ATAPI_GET_INT_MASK(base) bfin_set_piomode()
371 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_set_dmamode() local
418 ATAPI_SET_ULTRA_TIM_0(base, (tenv<<8 | tack)); bfin_set_dmamode()
419 ATAPI_SET_ULTRA_TIM_1(base, bfin_set_dmamode()
421 ATAPI_SET_ULTRA_TIM_2(base, (tmli<<8 | tss)); bfin_set_dmamode()
422 ATAPI_SET_ULTRA_TIM_3(base, (trp<<8 | tzah)); bfin_set_dmamode()
464 ATAPI_SET_MULTI_TIM_0(base, (tm<<8 | td)); bfin_set_dmamode()
465 ATAPI_SET_MULTI_TIM_1(base, (tkr<<8 | tkw)); bfin_set_dmamode()
466 ATAPI_SET_MULTI_TIM_2(base, (teoc<<8 | th)); bfin_set_dmamode()
480 static inline void wait_complete(void __iomem *base, unsigned short mask) wait_complete() argument
488 status = ATAPI_GET_INT_STATUS(base) & mask; wait_complete()
493 ATAPI_SET_INT_STATUS(base, mask); wait_complete()
504 static void write_atapi_register(void __iomem *base, write_atapi_register() argument
510 ATAPI_SET_DEV_TXBUF(base, value); write_atapi_register()
515 ATAPI_SET_DEV_ADDR(base, ata_reg); write_atapi_register()
519 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR)); write_atapi_register()
522 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA)); write_atapi_register()
525 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START)); write_atapi_register()
530 wait_complete(base, PIO_DONE_INT); write_atapi_register()
541 static unsigned short read_atapi_register(void __iomem *base, read_atapi_register() argument
547 ATAPI_SET_DEV_ADDR(base, ata_reg); read_atapi_register()
551 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR)); read_atapi_register()
554 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA)); read_atapi_register()
557 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START)); read_atapi_register()
563 wait_complete(base, PIO_DONE_INT); read_atapi_register()
568 return ATAPI_GET_DEV_RXBUF(base); read_atapi_register()
579 static void write_atapi_data(void __iomem *base, write_atapi_data() argument
585 ATAPI_SET_XFER_LEN(base, 1); write_atapi_data()
590 ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA); write_atapi_data()
594 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR)); write_atapi_data()
597 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA)); write_atapi_data()
603 ATAPI_SET_DEV_TXBUF(base, buf[i]); write_atapi_data()
606 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START)); write_atapi_data()
612 wait_complete(base, PIO_DONE_INT); write_atapi_data()
624 static void read_atapi_data(void __iomem *base, read_atapi_data() argument
630 ATAPI_SET_XFER_LEN(base, 1); read_atapi_data()
635 ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA); read_atapi_data()
639 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR)); read_atapi_data()
642 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA)); read_atapi_data()
646 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START)); read_atapi_data()
652 wait_complete(base, PIO_DONE_INT); read_atapi_data()
657 buf[i] = ATAPI_GET_DEV_RXBUF(base); read_atapi_data()
671 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_tf_load() local
675 write_atapi_register(base, ATA_REG_CTRL, tf->ctl); bfin_tf_load()
682 write_atapi_register(base, ATA_REG_FEATURE, bfin_tf_load()
684 write_atapi_register(base, ATA_REG_NSECT, bfin_tf_load()
686 write_atapi_register(base, ATA_REG_LBAL, tf->hob_lbal); bfin_tf_load()
687 write_atapi_register(base, ATA_REG_LBAM, tf->hob_lbam); bfin_tf_load()
688 write_atapi_register(base, ATA_REG_LBAH, tf->hob_lbah); bfin_tf_load()
698 write_atapi_register(base, ATA_REG_FEATURE, tf->feature); bfin_tf_load()
699 write_atapi_register(base, ATA_REG_NSECT, tf->nsect); bfin_tf_load()
700 write_atapi_register(base, ATA_REG_LBAL, tf->lbal); bfin_tf_load()
701 write_atapi_register(base, ATA_REG_LBAM, tf->lbam); bfin_tf_load()
702 write_atapi_register(base, ATA_REG_LBAH, tf->lbah); bfin_tf_load()
712 write_atapi_register(base, ATA_REG_DEVICE, tf->device); bfin_tf_load()
728 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_check_status() local
729 return read_atapi_register(base, ATA_REG_STATUS); bfin_check_status()
742 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_tf_read() local
745 tf->feature = read_atapi_register(base, ATA_REG_ERR); bfin_tf_read()
746 tf->nsect = read_atapi_register(base, ATA_REG_NSECT); bfin_tf_read()
747 tf->lbal = read_atapi_register(base, ATA_REG_LBAL); bfin_tf_read()
748 tf->lbam = read_atapi_register(base, ATA_REG_LBAM); bfin_tf_read()
749 tf->lbah = read_atapi_register(base, ATA_REG_LBAH); bfin_tf_read()
750 tf->device = read_atapi_register(base, ATA_REG_DEVICE); bfin_tf_read()
753 write_atapi_register(base, ATA_REG_CTRL, tf->ctl | ATA_HOB); bfin_tf_read()
754 tf->hob_feature = read_atapi_register(base, ATA_REG_ERR); bfin_tf_read()
755 tf->hob_nsect = read_atapi_register(base, ATA_REG_NSECT); bfin_tf_read()
756 tf->hob_lbal = read_atapi_register(base, ATA_REG_LBAL); bfin_tf_read()
757 tf->hob_lbam = read_atapi_register(base, ATA_REG_LBAM); bfin_tf_read()
758 tf->hob_lbah = read_atapi_register(base, ATA_REG_LBAH); bfin_tf_read()
773 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_exec_command() local
776 write_atapi_register(base, ATA_REG_CMD, tf->command); bfin_exec_command()
787 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_check_altstatus() local
788 return read_atapi_register(base, ATA_REG_ALTSTATUS); bfin_check_altstatus()
801 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_dev_select() local
809 write_atapi_register(base, ATA_REG_DEVICE, tmp); bfin_dev_select()
821 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_set_devctl() local
822 write_atapi_register(base, ATA_REG_CTRL, ctl); bfin_set_devctl()
836 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_bmdma_setup() local
886 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) bfin_bmdma_setup()
890 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) bfin_bmdma_setup()
895 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | TFRCNT_RST); bfin_bmdma_setup()
898 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | END_ON_TERM); bfin_bmdma_setup()
901 ATAPI_SET_XFER_LEN(base, size >> 1); bfin_bmdma_setup()
914 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_bmdma_start() local
923 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) bfin_bmdma_start()
926 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) bfin_bmdma_start()
968 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_devchk() local
973 write_atapi_register(base, ATA_REG_NSECT, 0x55); bfin_devchk()
974 write_atapi_register(base, ATA_REG_LBAL, 0xaa); bfin_devchk()
976 write_atapi_register(base, ATA_REG_NSECT, 0xaa); bfin_devchk()
977 write_atapi_register(base, ATA_REG_LBAL, 0x55); bfin_devchk()
979 write_atapi_register(base, ATA_REG_NSECT, 0x55); bfin_devchk()
980 write_atapi_register(base, ATA_REG_LBAL, 0xaa); bfin_devchk()
982 nsect = read_atapi_register(base, ATA_REG_NSECT); bfin_devchk()
983 lbal = read_atapi_register(base, ATA_REG_LBAL); bfin_devchk()
999 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_bus_post_reset() local
1018 nsect = read_atapi_register(base, ATA_REG_NSECT); bfin_bus_post_reset()
1019 lbal = read_atapi_register(base, ATA_REG_LBAL); bfin_bus_post_reset()
1048 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_bus_softreset() local
1051 write_atapi_register(base, ATA_REG_CTRL, ap->ctl); bfin_bus_softreset()
1053 write_atapi_register(base, ATA_REG_CTRL, ap->ctl | ATA_SRST); bfin_bus_softreset()
1055 write_atapi_register(base, ATA_REG_CTRL, ap->ctl); bfin_bus_softreset()
1132 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_bmdma_status() local
1134 if (ATAPI_GET_STATUS(base) & (MULTI_XFER_ON | ULTRA_XFER_ON)) bfin_bmdma_status()
1136 if (ATAPI_GET_INT_STATUS(base) & ATAPI_DEV_INT) bfin_bmdma_status()
1158 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_data_xfer() local
1164 read_atapi_data(base, words, buf16); bfin_data_xfer()
1166 write_atapi_data(base, words, buf16); bfin_data_xfer()
1174 read_atapi_data(base, 1, align_buf); bfin_data_xfer()
1178 write_atapi_data(base, 1, align_buf); bfin_data_xfer()
1195 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_irq_clear() local
1198 ATAPI_SET_INT_STATUS(base, ATAPI_GET_INT_STATUS(base)|ATAPI_DEV_INT bfin_irq_clear()
1228 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr; bfin_postreset() local
1245 write_atapi_register(base, ATA_REG_CTRL, ap->ctl); bfin_postreset()
1464 void __iomem *base = (void __iomem *)host->ports[0]->ioaddr.ctl_addr; bfin_reset_controller() local
1469 ATAPI_SET_INT_MASK(base, 0); bfin_reset_controller()
1473 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | DEV_RST); bfin_reset_controller()
1477 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) & ~DEV_RST); bfin_reset_controller()
1483 status = read_atapi_register(base, ATA_REG_STATUS); bfin_reset_controller()
1487 ATAPI_SET_INT_MASK(base, 1); bfin_reset_controller()
1560 * Get the register base first bfin_atapi_probe()
/linux-4.1.27/drivers/iommu/
H A Dmsm_iommu.c119 SET_CTX_TLBIALL(iommu_drvdata->base, ctx_drvdata->num, 0); __flush_iotlb()
126 static void __reset_context(void __iomem *base, int ctx) __reset_context() argument
128 SET_BPRCOSH(base, ctx, 0); __reset_context()
129 SET_BPRCISH(base, ctx, 0); __reset_context()
130 SET_BPRCNSH(base, ctx, 0); __reset_context()
131 SET_BPSHCFG(base, ctx, 0); __reset_context()
132 SET_BPMTCFG(base, ctx, 0); __reset_context()
133 SET_ACTLR(base, ctx, 0); __reset_context()
134 SET_SCTLR(base, ctx, 0); __reset_context()
135 SET_FSRRESTORE(base, ctx, 0); __reset_context()
136 SET_TTBR0(base, ctx, 0); __reset_context()
137 SET_TTBR1(base, ctx, 0); __reset_context()
138 SET_TTBCR(base, ctx, 0); __reset_context()
139 SET_BFBCR(base, ctx, 0); __reset_context()
140 SET_PAR(base, ctx, 0); __reset_context()
141 SET_FAR(base, ctx, 0); __reset_context()
142 SET_CTX_TLBIALL(base, ctx, 0); __reset_context()
143 SET_TLBFLPTER(base, ctx, 0); __reset_context()
144 SET_TLBSLPTER(base, ctx, 0); __reset_context()
145 SET_TLBLKCR(base, ctx, 0); __reset_context()
146 SET_PRRR(base, ctx, 0); __reset_context()
147 SET_NMRR(base, ctx, 0); __reset_context()
150 static void __program_context(void __iomem *base, int ctx, phys_addr_t pgtable) __program_context() argument
153 __reset_context(base, ctx); __program_context()
157 SET_TLBMCFG(base, ctx, 0x3); __program_context()
160 SET_V2PCFG(base, ctx, 0x3); __program_context()
162 SET_TTBCR(base, ctx, 0); __program_context()
163 SET_TTBR0_PA(base, ctx, (pgtable >> 14)); __program_context()
166 SET_CTX_TLBIALL(base, ctx, 0); __program_context()
169 SET_IRPTNDX(base, ctx, 0); __program_context()
172 SET_CFEIE(base, ctx, 1); __program_context()
175 SET_CFCFG(base, ctx, 1); __program_context()
178 SET_RCISH(base, ctx, 1); __program_context()
179 SET_RCOSH(base, ctx, 1); __program_context()
180 SET_RCNSH(base, ctx, 1); __program_context()
183 SET_TRE(base, ctx, 1); __program_context()
188 SET_PRRR(base, ctx, prrr); __program_context()
189 SET_NMRR(base, ctx, nmrr); __program_context()
192 SET_BFBDFE(base, ctx, 1); __program_context()
198 SET_TTBR0_SH(base, ctx, 1); __program_context()
199 SET_TTBR1_SH(base, ctx, 1); __program_context()
201 SET_TTBR0_NOS(base, ctx, 1); __program_context()
202 SET_TTBR1_NOS(base, ctx, 1); __program_context()
204 SET_TTBR0_IRGNH(base, ctx, 0); /* WB, WA */ __program_context()
205 SET_TTBR0_IRGNL(base, ctx, 1); __program_context()
207 SET_TTBR1_IRGNH(base, ctx, 0); /* WB, WA */ __program_context()
208 SET_TTBR1_IRGNL(base, ctx, 1); __program_context()
210 SET_TTBR0_ORGN(base, ctx, 1); /* WB, WA */ __program_context()
211 SET_TTBR1_ORGN(base, ctx, 1); /* WB, WA */ __program_context()
215 SET_M(base, ctx, 1); __program_context()
316 __program_context(iommu_drvdata->base, ctx_dev->num, msm_iommu_attach_dev()
359 __reset_context(iommu_drvdata->base, ctx_dev->num); msm_iommu_detach_dev()
562 void __iomem *base; msm_iommu_iova_to_phys() local
576 base = iommu_drvdata->base; msm_iommu_iova_to_phys()
584 SET_CTX_TLBIALL(base, ctx, 0); msm_iommu_iova_to_phys()
585 SET_V2PPR(base, ctx, va & V2Pxx_VA); msm_iommu_iova_to_phys()
587 par = GET_PAR(base, ctx); msm_iommu_iova_to_phys()
590 if (GET_NOFAULT_SS(base, ctx)) msm_iommu_iova_to_phys()
595 if (GET_FAULT(base, ctx)) msm_iommu_iova_to_phys()
609 static void print_ctx_regs(void __iomem *base, int ctx) print_ctx_regs() argument
611 unsigned int fsr = GET_FSR(base, ctx); print_ctx_regs()
613 GET_FAR(base, ctx), GET_PAR(base, ctx)); print_ctx_regs()
627 GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx)); print_ctx_regs()
629 GET_TTBR0(base, ctx), GET_TTBR1(base, ctx)); print_ctx_regs()
631 GET_SCTLR(base, ctx), GET_ACTLR(base, ctx)); print_ctx_regs()
633 GET_PRRR(base, ctx), GET_NMRR(base, ctx)); print_ctx_regs()
639 void __iomem *base; msm_iommu_fault_handler() local
650 base = drvdata->base; msm_iommu_fault_handler()
653 pr_err("base = %08x\n", (unsigned int) base); msm_iommu_fault_handler()
660 fsr = GET_FSR(base, i); msm_iommu_fault_handler()
664 print_ctx_regs(base, i); msm_iommu_fault_handler()
665 SET_FSR(base, i, 0x4000000F); msm_iommu_fault_handler()
H A Dmsm_iommu_dev.c87 static void msm_iommu_reset(void __iomem *base, int ncb) msm_iommu_reset() argument
91 SET_RPUE(base, 0); msm_iommu_reset()
92 SET_RPUEIE(base, 0); msm_iommu_reset()
93 SET_ESRRESTORE(base, 0); msm_iommu_reset()
94 SET_TBE(base, 0); msm_iommu_reset()
95 SET_CR(base, 0); msm_iommu_reset()
96 SET_SPDMBE(base, 0); msm_iommu_reset()
97 SET_TESTBUSCR(base, 0); msm_iommu_reset()
98 SET_TLBRSW(base, 0); msm_iommu_reset()
99 SET_GLOBAL_TLBIALL(base, 0); msm_iommu_reset()
100 SET_RPU_ACR(base, 0); msm_iommu_reset()
101 SET_TLBLKCRWE(base, 1); msm_iommu_reset()
104 SET_BPRCOSH(base, ctx, 0); msm_iommu_reset()
105 SET_BPRCISH(base, ctx, 0); msm_iommu_reset()
106 SET_BPRCNSH(base, ctx, 0); msm_iommu_reset()
107 SET_BPSHCFG(base, ctx, 0); msm_iommu_reset()
108 SET_BPMTCFG(base, ctx, 0); msm_iommu_reset()
109 SET_ACTLR(base, ctx, 0); msm_iommu_reset()
110 SET_SCTLR(base, ctx, 0); msm_iommu_reset()
111 SET_FSRRESTORE(base, ctx, 0); msm_iommu_reset()
112 SET_TTBR0(base, ctx, 0); msm_iommu_reset()
113 SET_TTBR1(base, ctx, 0); msm_iommu_reset()
114 SET_TTBCR(base, ctx, 0); msm_iommu_reset()
115 SET_BFBCR(base, ctx, 0); msm_iommu_reset()
116 SET_PAR(base, ctx, 0); msm_iommu_reset()
117 SET_FAR(base, ctx, 0); msm_iommu_reset()
118 SET_CTX_TLBIALL(base, ctx, 0); msm_iommu_reset()
119 SET_TLBFLPTER(base, ctx, 0); msm_iommu_reset()
120 SET_TLBSLPTER(base, ctx, 0); msm_iommu_reset()
121 SET_TLBLKCR(base, ctx, 0); msm_iommu_reset()
122 SET_PRRR(base, ctx, 0); msm_iommu_reset()
123 SET_NMRR(base, ctx, 0); msm_iommu_reset()
124 SET_CONTEXTIDR(base, ctx, 0); msm_iommu_reset()
218 drvdata->base = regs_base; msm_iommu_probe()
306 SET_M2VCBR_N(drvdata->base, mid, 0); msm_iommu_ctx_probe()
307 SET_CBACR_N(drvdata->base, c->num, 0); msm_iommu_ctx_probe()
310 SET_VMID(drvdata->base, mid, 0); msm_iommu_ctx_probe()
313 SET_CBNDX(drvdata->base, mid, c->num); msm_iommu_ctx_probe()
316 SET_CBVMID(drvdata->base, c->num, 0); msm_iommu_ctx_probe()
319 SET_CONTEXTIDR_ASID(drvdata->base, c->num, c->num); msm_iommu_ctx_probe()
322 SET_NSCFG(drvdata->base, mid, 3); msm_iommu_ctx_probe()
/linux-4.1.27/drivers/clk/st/
H A Dclkgen.h18 static inline unsigned long clkgen_read(void __iomem *base, clkgen_read() argument
21 return (readl(base + field->offset) >> field->shift) & field->mask; clkgen_read()
25 static inline void clkgen_write(void __iomem *base, struct clkgen_field *field, clkgen_write() argument
28 writel((readl(base + field->offset) & clkgen_write()
30 base + field->offset); clkgen_write()
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/engine/fifo/
H A Dnv50.c51 for (i = priv->base.min, p = 0; i < priv->base.max; i++) { nv50_fifo_playlist_update_locked()
75 struct nv50_fifo_base *base = (void *)parent->parent; nv50_fifo_context_attach() local
89 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12; nv50_fifo_context_attach()
90 nv_wo32(base->eng, addr + 0x00, 0x00190000); nv50_fifo_context_attach()
91 nv_wo32(base->eng, addr + 0x04, lower_32_bits(limit)); nv50_fifo_context_attach()
92 nv_wo32(base->eng, addr + 0x08, lower_32_bits(start)); nv50_fifo_context_attach()
93 nv_wo32(base->eng, addr + 0x0c, upper_32_bits(limit) << 24 | nv50_fifo_context_attach()
95 nv_wo32(base->eng, addr + 0x10, 0x00000000); nv50_fifo_context_attach()
96 nv_wo32(base->eng, addr + 0x14, 0x00000000); nv50_fifo_context_attach()
107 struct nv50_fifo_base *base = (void *)parent->parent; nv50_fifo_context_detach() local
135 nv_wr32(priv, 0x0032fc, nv_gpuobj(base)->addr >> 12); nv50_fifo_context_detach()
138 chan->base.chid, nvkm_client_name(chan)); nv50_fifo_context_detach()
145 nv_wo32(base->eng, addr + 0x00, 0x00000000); nv50_fifo_context_detach()
146 nv_wo32(base->eng, addr + 0x04, 0x00000000); nv50_fifo_context_detach()
147 nv_wo32(base->eng, addr + 0x08, 0x00000000); nv50_fifo_context_detach()
148 nv_wo32(base->eng, addr + 0x0c, 0x00000000); nv50_fifo_context_detach()
149 nv_wo32(base->eng, addr + 0x10, 0x00000000); nv50_fifo_context_detach()
150 nv_wo32(base->eng, addr + 0x14, 0x00000000); nv50_fifo_context_detach()
197 struct nv50_fifo_base *base = (void *)parent; nv50_fifo_chan_ctor_dma() local
219 args->v0.chid = chan->base.chid; nv50_fifo_chan_ctor_dma()
231 nv_wo32(base->ramfc, 0x08, lower_32_bits(args->v0.offset)); nv50_fifo_chan_ctor_dma()
232 nv_wo32(base->ramfc, 0x0c, upper_32_bits(args->v0.offset)); nv50_fifo_chan_ctor_dma()
233 nv_wo32(base->ramfc, 0x10, lower_32_bits(args->v0.offset)); nv50_fifo_chan_ctor_dma()
234 nv_wo32(base->ramfc, 0x14, upper_32_bits(args->v0.offset)); nv50_fifo_chan_ctor_dma()
235 nv_wo32(base->ramfc, 0x3c, 0x003f6078); nv50_fifo_chan_ctor_dma()
236 nv_wo32(base->ramfc, 0x44, 0x01003fff); nv50_fifo_chan_ctor_dma()
237 nv_wo32(base->ramfc, 0x48, chan->base.pushgpu->node->offset >> 4); nv50_fifo_chan_ctor_dma()
238 nv_wo32(base->ramfc, 0x4c, 0xffffffff); nv50_fifo_chan_ctor_dma()
239 nv_wo32(base->ramfc, 0x60, 0x7fffffff); nv50_fifo_chan_ctor_dma()
240 nv_wo32(base->ramfc, 0x78, 0x00000000); nv50_fifo_chan_ctor_dma()
241 nv_wo32(base->ramfc, 0x7c, 0x30000001); nv50_fifo_chan_ctor_dma()
242 nv_wo32(base->ramfc, 0x80, ((chan->ramht->bits - 9) << 27) | nv50_fifo_chan_ctor_dma()
258 struct nv50_fifo_base *base = (void *)parent; nv50_fifo_chan_ctor_ind() local
282 args->v0.chid = chan->base.chid; nv50_fifo_chan_ctor_ind()
297 nv_wo32(base->ramfc, 0x3c, 0x403f6078); nv50_fifo_chan_ctor_ind()
298 nv_wo32(base->ramfc, 0x44, 0x01003fff); nv50_fifo_chan_ctor_ind()
299 nv_wo32(base->ramfc, 0x48, chan->base.pushgpu->node->offset >> 4); nv50_fifo_chan_ctor_ind()
300 nv_wo32(base->ramfc, 0x50, lower_32_bits(ioffset)); nv50_fifo_chan_ctor_ind()
301 nv_wo32(base->ramfc, 0x54, upper_32_bits(ioffset) | (ilength << 16)); nv50_fifo_chan_ctor_ind()
302 nv_wo32(base->ramfc, 0x60, 0x7fffffff); nv50_fifo_chan_ctor_ind()
303 nv_wo32(base->ramfc, 0x78, 0x00000000); nv50_fifo_chan_ctor_ind()
304 nv_wo32(base->ramfc, 0x7c, 0x30000001); nv50_fifo_chan_ctor_ind()
305 nv_wo32(base->ramfc, 0x80, ((chan->ramht->bits - 9) << 27) | nv50_fifo_chan_ctor_ind()
317 nvkm_fifo_channel_destroy(&chan->base); nv50_fifo_chan_dtor()
324 struct nv50_fifo_base *base = (void *)object->parent; nv50_fifo_chan_init() local
326 struct nvkm_gpuobj *ramfc = base->ramfc; nv50_fifo_chan_init()
327 u32 chid = chan->base.chid; nv50_fifo_chan_init()
330 ret = nvkm_fifo_channel_init(&chan->base); nv50_fifo_chan_init()
344 u32 chid = chan->base.chid; nv50_fifo_chan_fini()
351 return nvkm_fifo_channel_fini(&chan->base, suspend); nv50_fifo_chan_fini()
394 struct nv50_fifo_base *base; nv50_fifo_context_ctor() local
398 0x1000, NVOBJ_FLAG_HEAP, &base); nv50_fifo_context_ctor()
399 *pobject = nv_object(base); nv50_fifo_context_ctor()
403 ret = nvkm_gpuobj_new(nv_object(base), nv_object(base), 0x0200, nv50_fifo_context_ctor()
404 0x1000, NVOBJ_FLAG_ZERO_ALLOC, &base->ramfc); nv50_fifo_context_ctor()
408 ret = nvkm_gpuobj_new(nv_object(base), nv_object(base), 0x1200, 0, nv50_fifo_context_ctor()
409 NVOBJ_FLAG_ZERO_ALLOC, &base->eng); nv50_fifo_context_ctor()
413 ret = nvkm_gpuobj_new(nv_object(base), nv_object(base), 0x4000, 0, 0, nv50_fifo_context_ctor()
414 &base->pgd); nv50_fifo_context_ctor()
418 ret = nvkm_vm_ref(nvkm_client(parent)->vm, &base->vm, base->pgd); nv50_fifo_context_ctor()
428 struct nv50_fifo_base *base = (void *)object; nv50_fifo_context_dtor() local
429 nvkm_vm_ref(NULL, &base->vm, base->pgd); nv50_fifo_context_dtor()
430 nvkm_gpuobj_ref(NULL, &base->pgd); nv50_fifo_context_dtor()
431 nvkm_gpuobj_ref(NULL, &base->eng); nv50_fifo_context_dtor()
432 nvkm_gpuobj_ref(NULL, &base->ramfc); nv50_fifo_context_dtor()
433 nvkm_gpuobj_ref(NULL, &base->cache); nv50_fifo_context_dtor()
434 nvkm_fifo_context_destroy(&base->base); nv50_fifo_context_dtor()
481 priv->base.pause = nv04_fifo_pause; nv50_fifo_ctor()
482 priv->base.start = nv04_fifo_start; nv50_fifo_ctor()
494 nvkm_fifo_destroy(&priv->base); nv50_fifo_dtor()
503 ret = nvkm_fifo_init(&priv->base); nv50_fifo_init()
H A Dg84.c45 struct nv50_fifo_base *base = (void *)parent->parent; g84_fifo_context_attach() local
67 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12; g84_fifo_context_attach()
68 nv_wo32(base->eng, addr + 0x00, 0x00190000); g84_fifo_context_attach()
69 nv_wo32(base->eng, addr + 0x04, lower_32_bits(limit)); g84_fifo_context_attach()
70 nv_wo32(base->eng, addr + 0x08, lower_32_bits(start)); g84_fifo_context_attach()
71 nv_wo32(base->eng, addr + 0x0c, upper_32_bits(limit) << 24 | g84_fifo_context_attach()
73 nv_wo32(base->eng, addr + 0x10, 0x00000000); g84_fifo_context_attach()
74 nv_wo32(base->eng, addr + 0x14, 0x00000000); g84_fifo_context_attach()
85 struct nv50_fifo_base *base = (void *)parent->parent; g84_fifo_context_detach() local
107 nv_wr32(priv, 0x0032fc, nv_gpuobj(base)->addr >> 12); g84_fifo_context_detach()
112 chan->base.chid, nvkm_client_name(chan)); g84_fifo_context_detach()
117 nv_wo32(base->eng, addr + 0x00, 0x00000000); g84_fifo_context_detach()
118 nv_wo32(base->eng, addr + 0x04, 0x00000000); g84_fifo_context_detach()
119 nv_wo32(base->eng, addr + 0x08, 0x00000000); g84_fifo_context_detach()
120 nv_wo32(base->eng, addr + 0x0c, 0x00000000); g84_fifo_context_detach()
121 nv_wo32(base->eng, addr + 0x10, 0x00000000); g84_fifo_context_detach()
122 nv_wo32(base->eng, addr + 0x14, 0x00000000); g84_fifo_context_detach()
170 struct nv50_fifo_base *base = (void *)parent; g84_fifo_chan_ctor_dma() local
202 args->v0.chid = chan->base.chid; g84_fifo_chan_ctor_dma()
214 nv_wo32(base->ramfc, 0x08, lower_32_bits(args->v0.offset)); g84_fifo_chan_ctor_dma()
215 nv_wo32(base->ramfc, 0x0c, upper_32_bits(args->v0.offset)); g84_fifo_chan_ctor_dma()
216 nv_wo32(base->ramfc, 0x10, lower_32_bits(args->v0.offset)); g84_fifo_chan_ctor_dma()
217 nv_wo32(base->ramfc, 0x14, upper_32_bits(args->v0.offset)); g84_fifo_chan_ctor_dma()
218 nv_wo32(base->ramfc, 0x3c, 0x003f6078); g84_fifo_chan_ctor_dma()
219 nv_wo32(base->ramfc, 0x44, 0x01003fff); g84_fifo_chan_ctor_dma()
220 nv_wo32(base->ramfc, 0x48, chan->base.pushgpu->node->offset >> 4); g84_fifo_chan_ctor_dma()
221 nv_wo32(base->ramfc, 0x4c, 0xffffffff); g84_fifo_chan_ctor_dma()
222 nv_wo32(base->ramfc, 0x60, 0x7fffffff); g84_fifo_chan_ctor_dma()
223 nv_wo32(base->ramfc, 0x78, 0x00000000); g84_fifo_chan_ctor_dma()
224 nv_wo32(base->ramfc, 0x7c, 0x30000001); g84_fifo_chan_ctor_dma()
225 nv_wo32(base->ramfc, 0x80, ((chan->ramht->bits - 9) << 27) | g84_fifo_chan_ctor_dma()
228 nv_wo32(base->ramfc, 0x88, base->cache->addr >> 10); g84_fifo_chan_ctor_dma()
229 nv_wo32(base->ramfc, 0x98, nv_gpuobj(base)->addr >> 12); g84_fifo_chan_ctor_dma()
243 struct nv50_fifo_base *base = (void *)parent; g84_fifo_chan_ctor_ind() local
277 args->v0.chid = chan->base.chid; g84_fifo_chan_ctor_ind()
292 nv_wo32(base->ramfc, 0x3c, 0x403f6078); g84_fifo_chan_ctor_ind()
293 nv_wo32(base->ramfc, 0x44, 0x01003fff); g84_fifo_chan_ctor_ind()
294 nv_wo32(base->ramfc, 0x48, chan->base.pushgpu->node->offset >> 4); g84_fifo_chan_ctor_ind()
295 nv_wo32(base->ramfc, 0x50, lower_32_bits(ioffset)); g84_fifo_chan_ctor_ind()
296 nv_wo32(base->ramfc, 0x54, upper_32_bits(ioffset) | (ilength << 16)); g84_fifo_chan_ctor_ind()
297 nv_wo32(base->ramfc, 0x60, 0x7fffffff); g84_fifo_chan_ctor_ind()
298 nv_wo32(base->ramfc, 0x78, 0x00000000); g84_fifo_chan_ctor_ind()
299 nv_wo32(base->ramfc, 0x7c, 0x30000001); g84_fifo_chan_ctor_ind()
300 nv_wo32(base->ramfc, 0x80, ((chan->ramht->bits - 9) << 27) | g84_fifo_chan_ctor_ind()
303 nv_wo32(base->ramfc, 0x88, base->cache->addr >> 10); g84_fifo_chan_ctor_ind()
304 nv_wo32(base->ramfc, 0x98, nv_gpuobj(base)->addr >> 12); g84_fifo_chan_ctor_ind()
313 struct nv50_fifo_base *base = (void *)object->parent; g84_fifo_chan_init() local
315 struct nvkm_gpuobj *ramfc = base->ramfc; g84_fifo_chan_init()
316 u32 chid = chan->base.chid; g84_fifo_chan_init()
319 ret = nvkm_fifo_channel_init(&chan->base); g84_fifo_chan_init()
368 struct nv50_fifo_base *base; g84_fifo_context_ctor() local
372 0x1000, NVOBJ_FLAG_HEAP, &base); g84_fifo_context_ctor()
373 *pobject = nv_object(base); g84_fifo_context_ctor()
377 ret = nvkm_gpuobj_new(nv_object(base), nv_object(base), 0x0200, 0, g84_fifo_context_ctor()
378 NVOBJ_FLAG_ZERO_ALLOC, &base->eng); g84_fifo_context_ctor()
382 ret = nvkm_gpuobj_new(nv_object(base), nv_object(base), 0x4000, 0, g84_fifo_context_ctor()
383 0, &base->pgd); g84_fifo_context_ctor()
387 ret = nvkm_vm_ref(nvkm_client(parent)->vm, &base->vm, base->pgd); g84_fifo_context_ctor()
391 ret = nvkm_gpuobj_new(nv_object(base), nv_object(base), 0x1000, g84_fifo_context_ctor()
392 0x400, NVOBJ_FLAG_ZERO_ALLOC, &base->cache); g84_fifo_context_ctor()
396 ret = nvkm_gpuobj_new(nv_object(base), nv_object(base), 0x0100, g84_fifo_context_ctor()
397 0x100, NVOBJ_FLAG_ZERO_ALLOC, &base->ramfc); g84_fifo_context_ctor()
465 ret = nvkm_event_init(&g84_fifo_uevent_func, 1, 1, &priv->base.uevent); g84_fifo_ctor()
473 priv->base.pause = nv04_fifo_pause; g84_fifo_ctor()
474 priv->base.start = nv04_fifo_start; g84_fifo_ctor()
H A Dnv50.h6 struct nvkm_fifo base; member in struct:nv50_fifo_priv
12 struct nvkm_fifo_base base; member in struct:nv50_fifo_base
21 struct nvkm_fifo_chan base; member in struct:nv50_fifo_chan
/linux-4.1.27/arch/arm/mach-orion5x/include/mach/
H A Duncompress.h18 unsigned char *base = SERIAL_BASE; putc() local
22 if (base[UART_LSR << 2] & UART_LSR_THRE) putc()
27 base[UART_TX << 2] = c; putc()
32 unsigned char *base = SERIAL_BASE; flush() local
39 if ((base[UART_LSR << 2] & mask) == mask) flush()
/linux-4.1.27/arch/arm/mach-ebsa110/include/mach/
H A Duncompress.h20 unsigned char v, *base = SERIAL_BASE; putc() local
23 v = base[UART_LSR << 2]; putc()
27 base[UART_TX << 2] = c; putc()
32 unsigned char v, *base = SERIAL_BASE; flush() local
35 v = base[UART_LSR << 2]; flush()
H A Dentry-macro.S15 .macro get_irqnr_preamble, base, tmp
16 mov \base, #IRQ_STAT
19 .macro get_irqnr_and_base, irqnr, stat, base, tmp
20 ldrb \stat, [\base] @ get interrupts
/linux-4.1.27/arch/arm/mach-mv78xx0/include/mach/
H A Duncompress.h16 unsigned char *base = SERIAL_BASE; putc() local
20 if (base[UART_LSR << 2] & UART_LSR_THRE) putc()
25 base[UART_TX << 2] = c; putc()
30 unsigned char *base = SERIAL_BASE; flush() local
37 if ((base[UART_LSR << 2] & mask) == mask) flush()
/linux-4.1.27/arch/mips/ath79/
H A Dearly_printk.c38 void __iomem *base = (void __iomem *)(KSEG1ADDR(AR71XX_UART_BASE)); prom_putchar_ar71xx() local
40 prom_putchar_wait(base + UART_LSR * 4, BOTH_EMPTY, BOTH_EMPTY); prom_putchar_ar71xx()
41 __raw_writel(ch, base + UART_TX * 4); prom_putchar_ar71xx()
42 prom_putchar_wait(base + UART_LSR * 4, BOTH_EMPTY, BOTH_EMPTY); prom_putchar_ar71xx()
47 void __iomem *base = (void __iomem *)(KSEG1ADDR(AR933X_UART_BASE)); prom_putchar_ar933x() local
49 prom_putchar_wait(base + AR933X_UART_DATA_REG, AR933X_UART_DATA_TX_CSR, prom_putchar_ar933x()
51 __raw_writel(AR933X_UART_DATA_TX_CSR | ch, base + AR933X_UART_DATA_REG); prom_putchar_ar933x()
52 prom_putchar_wait(base + AR933X_UART_DATA_REG, AR933X_UART_DATA_TX_CSR, prom_putchar_ar933x()
63 void __iomem *base; prom_putchar_init() local
66 base = (void __iomem *)(KSEG1ADDR(AR71XX_RESET_BASE)); prom_putchar_init()
67 id = __raw_readl(base + AR71XX_RESET_REG_REV_ID); prom_putchar_init()
H A Dgpio.c34 void __iomem *base = ath79_gpio_base; __ath79_gpio_set_value() local
37 __raw_writel(1 << gpio, base + AR71XX_GPIO_REG_SET); __ath79_gpio_set_value()
39 __raw_writel(1 << gpio, base + AR71XX_GPIO_REG_CLEAR); __ath79_gpio_set_value()
61 void __iomem *base = ath79_gpio_base; ath79_gpio_direction_input() local
66 __raw_writel(__raw_readl(base + AR71XX_GPIO_REG_OE) & ~(1 << offset), ath79_gpio_direction_input()
67 base + AR71XX_GPIO_REG_OE); ath79_gpio_direction_input()
77 void __iomem *base = ath79_gpio_base; ath79_gpio_direction_output() local
83 __raw_writel(1 << offset, base + AR71XX_GPIO_REG_SET); ath79_gpio_direction_output()
85 __raw_writel(1 << offset, base + AR71XX_GPIO_REG_CLEAR); ath79_gpio_direction_output()
87 __raw_writel(__raw_readl(base + AR71XX_GPIO_REG_OE) | (1 << offset), ath79_gpio_direction_output()
88 base + AR71XX_GPIO_REG_OE); ath79_gpio_direction_output()
97 void __iomem *base = ath79_gpio_base; ar934x_gpio_direction_input() local
102 __raw_writel(__raw_readl(base + AR71XX_GPIO_REG_OE) | (1 << offset), ar934x_gpio_direction_input()
103 base + AR71XX_GPIO_REG_OE); ar934x_gpio_direction_input()
113 void __iomem *base = ath79_gpio_base; ar934x_gpio_direction_output() local
119 __raw_writel(1 << offset, base + AR71XX_GPIO_REG_SET); ar934x_gpio_direction_output()
121 __raw_writel(1 << offset, base + AR71XX_GPIO_REG_CLEAR); ar934x_gpio_direction_output()
123 __raw_writel(__raw_readl(base + AR71XX_GPIO_REG_OE) & ~(1 << offset), ar934x_gpio_direction_output()
124 base + AR71XX_GPIO_REG_OE); ar934x_gpio_direction_output()
137 .base = 0,
/linux-4.1.27/drivers/usb/host/
H A Dxhci-mvebu.c21 static void xhci_mvebu_mbus_config(void __iomem *base, xhci_mvebu_mbus_config() argument
28 writel(0, base + USB3_WIN_CTRL(win)); xhci_mvebu_mbus_config()
29 writel(0, base + USB3_WIN_BASE(win)); xhci_mvebu_mbus_config()
38 base + USB3_WIN_CTRL(win)); xhci_mvebu_mbus_config()
40 writel((cs->base & 0xffff0000), base + USB3_WIN_BASE(win)); xhci_mvebu_mbus_config()
47 void __iomem *base; xhci_mvebu_mbus_init_quirk() local
58 base = ioremap(res->start, resource_size(res)); xhci_mvebu_mbus_init_quirk()
59 if (!base) xhci_mvebu_mbus_init_quirk()
63 xhci_mvebu_mbus_config(base, dram); xhci_mvebu_mbus_init_quirk()
69 iounmap(base); xhci_mvebu_mbus_init_quirk()
/linux-4.1.27/drivers/watchdog/
H A Dnv_tco.h34 #define TCO_RLD(base) ((base) + 0x00) /* TCO Timer Reload and Current Value */
35 #define TCO_TMR(base) ((base) + 0x01) /* TCO Timer Initial Value */
37 #define TCO_STS(base) ((base) + 0x04) /* TCO Status Register */
53 #define TCO_CNT(base) ((base) + 0x08) /* TCO Control Register */
60 * The SMI_EN register is at the base io address + 0x04,
63 #define MCP51_SMI_EN(base) ((base) - 0x40 + 0x04)
H A Ddavinci_wdt.c61 * @base - base io address of WD device
66 void __iomem *base; member in struct:davinci_wdt_device
81 iowrite32(0, davinci_wdt->base + TCR); davinci_wdt_start()
83 iowrite32(0, davinci_wdt->base + TGCR); davinci_wdt_start()
85 iowrite32(tgcr, davinci_wdt->base + TGCR); davinci_wdt_start()
87 iowrite32(0, davinci_wdt->base + TIM12); davinci_wdt_start()
88 iowrite32(0, davinci_wdt->base + TIM34); davinci_wdt_start()
91 iowrite32(timer_margin, davinci_wdt->base + PRD12); davinci_wdt_start()
93 iowrite32(timer_margin, davinci_wdt->base + PRD34); davinci_wdt_start()
95 iowrite32(ENAMODE12_PERIODIC, davinci_wdt->base + TCR); davinci_wdt_start()
101 iowrite32(WDKEY_SEQ0 | WDEN, davinci_wdt->base + WDTCR); davinci_wdt_start()
103 iowrite32(WDKEY_SEQ1 | WDEN, davinci_wdt->base + WDTCR); davinci_wdt_start()
112 iowrite32(WDKEY_SEQ0, davinci_wdt->base + WDTCR); davinci_wdt_ping()
114 iowrite32(WDKEY_SEQ1, davinci_wdt->base + WDTCR); davinci_wdt_ping()
126 val = ioread32(davinci_wdt->base + WDTCR); davinci_wdt_get_timeleft()
135 timer_counter = ioread32(davinci_wdt->base + TIM12); davinci_wdt_get_timeleft()
136 timer_counter |= ((u64)ioread32(davinci_wdt->base + TIM34) << 32); davinci_wdt_get_timeleft()
191 davinci_wdt->base = devm_ioremap_resource(dev, wdt_mem); davinci_wdt_probe()
192 if (IS_ERR(davinci_wdt->base)) davinci_wdt_probe()
193 return PTR_ERR(davinci_wdt->base); davinci_wdt_probe()
H A Domap_wdt.c57 void __iomem *base; /* physical */ member in struct:omap_wdt_dev
66 void __iomem *base = wdev->base; omap_wdt_reload() local
69 while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x08) omap_wdt_reload()
73 writel_relaxed(wdev->wdt_trgr_pattern, (base + OMAP_WATCHDOG_TGR)); omap_wdt_reload()
76 while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x08) omap_wdt_reload()
83 void __iomem *base = wdev->base; omap_wdt_enable() local
86 writel_relaxed(0xBBBB, base + OMAP_WATCHDOG_SPR); omap_wdt_enable()
87 while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x10) omap_wdt_enable()
90 writel_relaxed(0x4444, base + OMAP_WATCHDOG_SPR); omap_wdt_enable()
91 while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x10) omap_wdt_enable()
97 void __iomem *base = wdev->base; omap_wdt_disable() local
100 writel_relaxed(0xAAAA, base + OMAP_WATCHDOG_SPR); /* TIMER_MODE */ omap_wdt_disable()
101 while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x10) omap_wdt_disable()
104 writel_relaxed(0x5555, base + OMAP_WATCHDOG_SPR); /* TIMER_MODE */ omap_wdt_disable()
105 while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x10) omap_wdt_disable()
113 void __iomem *base = wdev->base; omap_wdt_set_timer() local
116 while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x04) omap_wdt_set_timer()
119 writel_relaxed(pre_margin, base + OMAP_WATCHDOG_LDR); omap_wdt_set_timer()
120 while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x04) omap_wdt_set_timer()
127 void __iomem *base = wdev->base; omap_wdt_start() local
143 while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x01) omap_wdt_start()
146 writel_relaxed((1 << 5) | (PTV << 2), base + OMAP_WATCHDOG_CNTRL); omap_wdt_start()
147 while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x01) omap_wdt_start()
235 wdev->base = devm_ioremap_resource(&pdev->dev, res); omap_wdt_probe()
236 if (IS_ERR(wdev->base)) omap_wdt_probe()
237 return PTR_ERR(wdev->base); omap_wdt_probe()
274 readl_relaxed(wdev->base + OMAP_WATCHDOG_REV) & 0xFF, omap_wdt_probe()
/linux-4.1.27/drivers/gpu/drm/msm/mdp/mdp5/
H A Dmdp5_cfg.c29 .base = { 0x00100 },
42 .base = { 0x00600, 0x00700, 0x00800, 0x00900, 0x00a00 },
47 .base = { 0x01200, 0x01600, 0x01a00 },
51 .base = { 0x01e00, 0x02200, 0x02600 },
55 .base = { 0x02a00, 0x02e00 },
59 .base = { 0x03200, 0x03600, 0x03a00, 0x03e00, 0x04200 },
64 .base = { 0x04600, 0x04a00, 0x04e00 },
68 .base = { 0x13100, 0x13300 }, /* NOTE: no ad in v1.0 */
72 .base = { 0x12d00, 0x12e00, 0x12f00 },
75 .base = { 0x12500, 0x12700, 0x12900, 0x12b00 },
90 .base = { 0x00100 },
110 .base = { 0x00600, 0x00700, 0x00800, 0x00900, 0x00a00 },
115 .base = { 0x01200, 0x01600, 0x01a00, 0x01e00 },
119 .base = { 0x02200, 0x02600, 0x02a00, 0x02e00 },
123 .base = { 0x03200, 0x03600 },
127 .base = { 0x03a00, 0x03e00, 0x04200, 0x04600, 0x04a00, 0x04e00 },
132 .base = { 0x05200, 0x05600, 0x05a00, 0x05e00 },
137 .base = { 0x13500, 0x13700, 0x13900 },
141 .base = { 0x12f00, 0x13000, 0x13100, 0x13200 },
144 .base = { 0x12500, 0x12700, 0x12900, 0x12b00, 0x12d00 },
159 .base = { 0x01000 },
171 .base = { 0x02000, 0x02200, 0x02400, 0x02600, 0x02800 },
176 .base = { 0x05000 },
180 .base = { 0x15000, 0x17000 },
184 .base = { 0x25000 },
188 .base = { 0x45000, 0x48000 },
193 .base = { 0x55000 },
197 .base = { 0x00000, 0x6b800 },
/linux-4.1.27/drivers/usb/phy/
H A Dphy-tegra-usb.c208 void __iomem *base = phy->regs; set_pts() local
212 val = readl(base + TEGRA_USB_HOSTPC1_DEVLC); set_pts()
215 writel(val, base + TEGRA_USB_HOSTPC1_DEVLC); set_pts()
217 val = readl(base + TEGRA_USB_PORTSC1) & ~TEGRA_PORTSC1_RWC_BITS; set_pts()
220 writel(val, base + TEGRA_USB_PORTSC1); set_pts()
226 void __iomem *base = phy->regs; set_phcd() local
230 val = readl(base + TEGRA_USB_HOSTPC1_DEVLC); set_phcd()
235 writel(val, base + TEGRA_USB_HOSTPC1_DEVLC); set_phcd()
237 val = readl(base + TEGRA_USB_PORTSC1) & ~PORT_RWC_BITS; set_phcd()
242 writel(val, base + TEGRA_USB_PORTSC1); set_phcd()
260 void __iomem *base = phy->pad_regs; utmip_pad_power_on() local
268 val = readl(base + UTMIP_BIAS_CFG0); utmip_pad_power_on()
280 writel(val, base + UTMIP_BIAS_CFG0); utmip_pad_power_on()
291 void __iomem *base = phy->pad_regs; utmip_pad_power_off() local
303 val = readl(base + UTMIP_BIAS_CFG0); utmip_pad_power_off()
305 writel(val, base + UTMIP_BIAS_CFG0); utmip_pad_power_off()
330 void __iomem *base = phy->regs; utmi_phy_clk_disable() local
333 val = readl(base + USB_SUSP_CTRL); utmi_phy_clk_disable()
335 writel(val, base + USB_SUSP_CTRL); utmi_phy_clk_disable()
339 val = readl(base + USB_SUSP_CTRL); utmi_phy_clk_disable()
341 writel(val, base + USB_SUSP_CTRL); utmi_phy_clk_disable()
345 if (utmi_wait_register(base + USB_SUSP_CTRL, USB_PHY_CLK_VALID, 0) < 0) utmi_phy_clk_disable()
352 void __iomem *base = phy->regs; utmi_phy_clk_enable() local
355 val = readl(base + USB_SUSP_CTRL); utmi_phy_clk_enable()
357 writel(val, base + USB_SUSP_CTRL); utmi_phy_clk_enable()
361 val = readl(base + USB_SUSP_CTRL); utmi_phy_clk_enable()
363 writel(val, base + USB_SUSP_CTRL); utmi_phy_clk_enable()
367 if (utmi_wait_register(base + USB_SUSP_CTRL, USB_PHY_CLK_VALID, utmi_phy_clk_enable()
375 void __iomem *base = phy->regs; utmi_phy_power_on() local
378 val = readl(base + USB_SUSP_CTRL); utmi_phy_power_on()
380 writel(val, base + USB_SUSP_CTRL); utmi_phy_power_on()
383 val = readl(base + USB1_LEGACY_CTRL); utmi_phy_power_on()
385 writel(val, base + USB1_LEGACY_CTRL); utmi_phy_power_on()
388 val = readl(base + UTMIP_TX_CFG0); utmi_phy_power_on()
390 writel(val, base + UTMIP_TX_CFG0); utmi_phy_power_on()
392 val = readl(base + UTMIP_HSRX_CFG0); utmi_phy_power_on()
396 writel(val, base + UTMIP_HSRX_CFG0); utmi_phy_power_on()
398 val = readl(base + UTMIP_HSRX_CFG1); utmi_phy_power_on()
401 writel(val, base + UTMIP_HSRX_CFG1); utmi_phy_power_on()
403 val = readl(base + UTMIP_DEBOUNCE_CFG0); utmi_phy_power_on()
406 writel(val, base + UTMIP_DEBOUNCE_CFG0); utmi_phy_power_on()
408 val = readl(base + UTMIP_MISC_CFG0); utmi_phy_power_on()
410 writel(val, base + UTMIP_MISC_CFG0); utmi_phy_power_on()
413 val = readl(base + UTMIP_MISC_CFG1); utmi_phy_power_on()
418 writel(val, base + UTMIP_MISC_CFG1); utmi_phy_power_on()
420 val = readl(base + UTMIP_PLL_CFG1); utmi_phy_power_on()
425 writel(val, base + UTMIP_PLL_CFG1); utmi_phy_power_on()
429 val = readl(base + USB_SUSP_CTRL); utmi_phy_power_on()
431 writel(val, base + USB_SUSP_CTRL); utmi_phy_power_on()
433 val = readl(base + UTMIP_BAT_CHRG_CFG0); utmi_phy_power_on()
435 writel(val, base + UTMIP_BAT_CHRG_CFG0); utmi_phy_power_on()
437 val = readl(base + UTMIP_BAT_CHRG_CFG0); utmi_phy_power_on()
439 writel(val, base + UTMIP_BAT_CHRG_CFG0); utmi_phy_power_on()
444 val = readl(base + UTMIP_XCVR_CFG0); utmi_phy_power_on()
462 writel(val, base + UTMIP_XCVR_CFG0); utmi_phy_power_on()
464 val = readl(base + UTMIP_XCVR_CFG1); utmi_phy_power_on()
468 writel(val, base + UTMIP_XCVR_CFG1); utmi_phy_power_on()
470 val = readl(base + UTMIP_BIAS_CFG1); utmi_phy_power_on()
473 writel(val, base + UTMIP_BIAS_CFG1); utmi_phy_power_on()
475 val = readl(base + UTMIP_SPARE_CFG0); utmi_phy_power_on()
480 writel(val, base + UTMIP_SPARE_CFG0); utmi_phy_power_on()
483 val = readl(base + USB_SUSP_CTRL); utmi_phy_power_on()
485 writel(val, base + USB_SUSP_CTRL); utmi_phy_power_on()
488 val = readl(base + USB_SUSP_CTRL); utmi_phy_power_on()
490 writel(val, base + USB_SUSP_CTRL); utmi_phy_power_on()
493 val = readl(base + USB1_LEGACY_CTRL); utmi_phy_power_on()
496 writel(val, base + USB1_LEGACY_CTRL); utmi_phy_power_on()
498 val = readl(base + USB_SUSP_CTRL); utmi_phy_power_on()
500 writel(val, base + USB_SUSP_CTRL); utmi_phy_power_on()
506 val = readl(base + USB_USBMODE); utmi_phy_power_on()
512 writel(val, base + USB_USBMODE); utmi_phy_power_on()
524 void __iomem *base = phy->regs; utmi_phy_power_off() local
529 val = readl(base + USB_SUSP_CTRL); utmi_phy_power_off()
532 writel(val, base + USB_SUSP_CTRL); utmi_phy_power_off()
535 val = readl(base + USB_SUSP_CTRL); utmi_phy_power_off()
537 writel(val, base + USB_SUSP_CTRL); utmi_phy_power_off()
539 val = readl(base + UTMIP_BAT_CHRG_CFG0); utmi_phy_power_off()
541 writel(val, base + UTMIP_BAT_CHRG_CFG0); utmi_phy_power_off()
543 val = readl(base + UTMIP_XCVR_CFG0); utmi_phy_power_off()
546 writel(val, base + UTMIP_XCVR_CFG0); utmi_phy_power_off()
548 val = readl(base + UTMIP_XCVR_CFG1); utmi_phy_power_off()
551 writel(val, base + UTMIP_XCVR_CFG1); utmi_phy_power_off()
559 void __iomem *base = phy->regs; utmi_phy_preresume() local
561 val = readl(base + UTMIP_TX_CFG0); utmi_phy_preresume()
563 writel(val, base + UTMIP_TX_CFG0); utmi_phy_preresume()
569 void __iomem *base = phy->regs; utmi_phy_postresume() local
571 val = readl(base + UTMIP_TX_CFG0); utmi_phy_postresume()
573 writel(val, base + UTMIP_TX_CFG0); utmi_phy_postresume()
580 void __iomem *base = phy->regs; utmi_phy_restore_start() local
582 val = readl(base + UTMIP_MISC_CFG0); utmi_phy_restore_start()
588 writel(val, base + UTMIP_MISC_CFG0); utmi_phy_restore_start()
591 val = readl(base + UTMIP_MISC_CFG0); utmi_phy_restore_start()
593 writel(val, base + UTMIP_MISC_CFG0); utmi_phy_restore_start()
600 void __iomem *base = phy->regs; utmi_phy_restore_end() local
602 val = readl(base + UTMIP_MISC_CFG0); utmi_phy_restore_end()
604 writel(val, base + UTMIP_MISC_CFG0); utmi_phy_restore_end()
612 void __iomem *base = phy->regs; ulpi_phy_power_on() local
631 val = readl(base + USB_SUSP_CTRL); ulpi_phy_power_on()
633 writel(val, base + USB_SUSP_CTRL); ulpi_phy_power_on()
635 val = readl(base + ULPI_TIMING_CTRL_0); ulpi_phy_power_on()
637 writel(val, base + ULPI_TIMING_CTRL_0); ulpi_phy_power_on()
639 val = readl(base + USB_SUSP_CTRL); ulpi_phy_power_on()
641 writel(val, base + USB_SUSP_CTRL); ulpi_phy_power_on()
644 writel(val, base + ULPI_TIMING_CTRL_1); ulpi_phy_power_on()
649 writel(val, base + ULPI_TIMING_CTRL_1); ulpi_phy_power_on()
655 writel(val, base + ULPI_TIMING_CTRL_1); ulpi_phy_power_on()
670 val = readl(base + USB_SUSP_CTRL); ulpi_phy_power_on()
672 writel(val, base + USB_SUSP_CTRL); ulpi_phy_power_on()
675 val = readl(base + USB_SUSP_CTRL); ulpi_phy_power_on()
677 writel(val, base + USB_SUSP_CTRL); ulpi_phy_power_on()
H A Dphy-rcar-gen2-usb.c23 void __iomem *base; member in struct:rcar_gen2_usb_phy_priv
53 static int __rcar_gen2_usbhs_phy_enable(void __iomem *base) __rcar_gen2_usbhs_phy_enable() argument
59 val = ioread32(base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_enable()
61 iowrite32(val, base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_enable()
63 val = ioread16(base + USBHS_LPSTS_REG); __rcar_gen2_usbhs_phy_enable()
65 iowrite16(val, base + USBHS_LPSTS_REG); __rcar_gen2_usbhs_phy_enable()
68 val = ioread32(base + USBHS_UGSTS_REG); __rcar_gen2_usbhs_phy_enable()
70 val = ioread32(base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_enable()
72 iowrite32(val, base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_enable()
83 static int __rcar_gen2_usbhs_phy_disable(void __iomem *base) __rcar_gen2_usbhs_phy_disable() argument
88 val = ioread32(base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_disable()
90 iowrite32(val, base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_disable()
92 val = ioread16(base + USBHS_LPSTS_REG); __rcar_gen2_usbhs_phy_disable()
94 iowrite16(val, base + USBHS_LPSTS_REG); __rcar_gen2_usbhs_phy_disable()
96 val = ioread32(base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_disable()
98 iowrite32(val, base + USBHS_UGCTRL_REG); __rcar_gen2_usbhs_phy_disable()
110 val = ioread32(priv->base + USBHS_UGCTRL2_REG); __rcar_gen2_usb_phy_init()
113 iowrite32(val, priv->base + USBHS_UGCTRL2_REG); __rcar_gen2_usb_phy_init()
119 __rcar_gen2_usbhs_phy_disable(priv->base); __rcar_gen2_usb_phy_shutdown()
130 retval = suspend ? __rcar_gen2_usbhs_phy_disable(priv->base) : rcar_gen2_usb_phy_set_suspend()
131 __rcar_gen2_usbhs_phy_enable(priv->base); rcar_gen2_usb_phy_set_suspend()
176 void __iomem *base; rcar_gen2_usb_phy_probe() local
193 base = devm_ioremap_resource(dev, res); rcar_gen2_usb_phy_probe()
194 if (IS_ERR(base)) rcar_gen2_usb_phy_probe()
195 return PTR_ERR(base); rcar_gen2_usb_phy_probe()
203 priv->base = base; rcar_gen2_usb_phy_probe()
/linux-4.1.27/arch/x86/platform/scx200/
H A Dscx200_32.c18 #define scx200_cb_probe(base) (inw((base) + SCx200_CBA) == (base))
59 unsigned base; scx200_probe() local
63 base = pci_resource_start(pdev, 0); scx200_probe()
64 pr_info("GPIO base 0x%x\n", base); scx200_probe()
66 if (!request_region(base, SCx200_GPIO_SIZE, scx200_probe()
72 scx200_gpio_base = base; scx200_probe()
76 /* find the base of the Configuration Block */ scx200_probe()
80 pci_read_config_dword(pdev, SCx200_CBA_SCRATCH, &base); scx200_probe()
81 if (scx200_cb_probe(base)) { scx200_probe()
82 scx200_cb_base = base; scx200_probe()
88 pr_info("Configuration Block base 0x%x\n", scx200_cb_base); scx200_probe()
/linux-4.1.27/arch/mn10300/proc-mn103e010/
H A Dproc-init.c81 * determine the memory size and base from the memory controller regs
85 unsigned long base, size; get_mem_info() local
90 base = SDBASE(0); get_mem_info()
91 if (base & SDBASE_CE) { get_mem_info()
92 size = (base & SDBASE_CBAM) << SDBASE_CBAM_SHIFT; get_mem_info()
94 base &= SDBASE_CBA; get_mem_info()
96 printk(KERN_INFO "SDRAM[0]: %luMb @%08lx\n", size >> 20, base); get_mem_info()
98 *mem_base = base; get_mem_info()
101 base = SDBASE(1); get_mem_info()
102 if (base & SDBASE_CE) { get_mem_info()
103 size = (base & SDBASE_CBAM) << SDBASE_CBAM_SHIFT; get_mem_info()
105 base &= SDBASE_CBA; get_mem_info()
107 printk(KERN_INFO "SDRAM[1]: %luMb @%08lx\n", size >> 20, base); get_mem_info()
110 *mem_base = base; get_mem_info()
/linux-4.1.27/drivers/clocksource/
H A Dtime-efm32.c47 void __iomem *base; member in struct:efm32_clock_event_ddata
59 writel_relaxed(TIMERn_CMD_STOP, ddata->base + TIMERn_CMD); efm32_clock_event_set_mode()
60 writel_relaxed(ddata->periodic_top, ddata->base + TIMERn_TOP); efm32_clock_event_set_mode()
64 ddata->base + TIMERn_CTRL); efm32_clock_event_set_mode()
65 writel_relaxed(TIMERn_CMD_START, ddata->base + TIMERn_CMD); efm32_clock_event_set_mode()
69 writel_relaxed(TIMERn_CMD_STOP, ddata->base + TIMERn_CMD); efm32_clock_event_set_mode()
74 ddata->base + TIMERn_CTRL); efm32_clock_event_set_mode()
79 writel_relaxed(TIMERn_CMD_STOP, ddata->base + TIMERn_CMD); efm32_clock_event_set_mode()
93 writel_relaxed(TIMERn_CMD_STOP, ddata->base + TIMERn_CMD); efm32_clock_event_set_next_event()
94 writel_relaxed(evt, ddata->base + TIMERn_CNT); efm32_clock_event_set_next_event()
95 writel_relaxed(TIMERn_CMD_START, ddata->base + TIMERn_CMD); efm32_clock_event_set_next_event()
104 writel_relaxed(TIMERn_IRQ_UF, ddata->base + TIMERn_IFC); efm32_clock_event_handler()
131 void __iomem *base; efm32_clocksource_init() local
150 base = of_iomap(np, 0); efm32_clocksource_init()
151 if (!base) { efm32_clocksource_init()
159 TIMERn_CTRL_MODE_UP, base + TIMERn_CTRL); efm32_clocksource_init()
160 writel_relaxed(TIMERn_CMD_START, base + TIMERn_CMD); efm32_clocksource_init()
162 ret = clocksource_mmio_init(base + TIMERn_CNT, "efm32 timer", efm32_clocksource_init()
174 iounmap(base); efm32_clocksource_init()
189 void __iomem *base; efm32_clockevent_init() local
209 base = of_iomap(np, 0); efm32_clockevent_init()
210 if (!base) { efm32_clockevent_init()
223 writel_relaxed(TIMERn_IRQ_UF, base + TIMERn_IEN); efm32_clockevent_init()
225 clock_event_ddata.base = base; efm32_clockevent_init()
238 iounmap(base); efm32_clockevent_init()
H A Dmoxart_timer.c58 static void __iomem *base; variable
67 writel(TIMER1_DISABLE, base + TIMER_CR); moxart_clkevt_mode()
68 writel(~0, base + TIMER1_BASE + REG_LOAD); moxart_clkevt_mode()
71 writel(clock_count_per_tick, base + TIMER1_BASE + REG_LOAD); moxart_clkevt_mode()
72 writel(TIMER1_ENABLE, base + TIMER_CR); moxart_clkevt_mode()
77 writel(TIMER1_DISABLE, base + TIMER_CR); moxart_clkevt_mode()
87 writel(TIMER1_DISABLE, base + TIMER_CR); moxart_clkevt_next_event()
89 u = readl(base + TIMER1_BASE + REG_COUNT) - cycles; moxart_clkevt_next_event()
90 writel(u, base + TIMER1_BASE + REG_MATCH1); moxart_clkevt_next_event()
92 writel(TIMER1_ENABLE, base + TIMER_CR); moxart_clkevt_next_event()
125 base = of_iomap(node, 0); moxart_timer_init()
126 if (!base) moxart_timer_init()
143 if (clocksource_mmio_init(base + TIMER2_BASE + REG_COUNT, moxart_timer_init()
150 writel(~0, base + TIMER2_BASE + REG_LOAD); moxart_timer_init()
151 writel(TIMEREG_CR_2_ENABLE, base + TIMER_CR); moxart_timer_init()
H A Dclps711x-timer.c34 static int __init _clps711x_clksrc_init(struct clk *clock, void __iomem *base) _clps711x_clksrc_init() argument
38 if (!base) _clps711x_clksrc_init()
45 tcd = base; _clps711x_clksrc_init()
69 static int __init _clps711x_clkevt_init(struct clk *clock, void __iomem *base, _clps711x_clkevt_init() argument
77 if (!base) _clps711x_clkevt_init()
89 writew(DIV_ROUND_CLOSEST(rate, HZ), base); _clps711x_clkevt_init() local
117 void __iomem *base = of_iomap(np, 0); clps711x_timer_init() local
121 BUG_ON(_clps711x_clksrc_init(clock, base)); clps711x_timer_init()
124 BUG_ON(_clps711x_clkevt_init(clock, base, irq)); clps711x_timer_init()
/linux-4.1.27/drivers/atm/
H A Dnicstarmac.c110 writel((val),(base)+(reg))
112 readl((base)+(reg))
121 u_int32_t nicstar_read_eprom_status(virt_addr_t base)
128 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0;
131 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
141 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
143 rbyte |= (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE)
145 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE,
149 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2);
161 static u_int8_t read_eprom_byte(virt_addr_t base, u_int8_t offset) read_eprom_byte() argument
167 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0; read_eprom_byte()
171 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, read_eprom_byte()
178 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, read_eprom_byte()
181 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, read_eprom_byte()
190 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, read_eprom_byte()
194 (((NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) read_eprom_byte()
196 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, read_eprom_byte()
201 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, 2); read_eprom_byte()
206 static void nicstar_init_eprom(virt_addr_t base) nicstar_init_eprom() argument
213 val = NICSTAR_REG_READ(base, NICSTAR_REG_GENERAL_PURPOSE) & 0xFFFFFFF0; nicstar_init_eprom()
215 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, nicstar_init_eprom()
219 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, nicstar_init_eprom()
223 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, nicstar_init_eprom()
227 NICSTAR_REG_WRITE(base, NICSTAR_REG_GENERAL_PURPOSE, nicstar_init_eprom()
238 nicstar_read_eprom(virt_addr_t base, nicstar_read_eprom() argument
244 buffer[i] = read_eprom_byte(base, prom_offset); nicstar_read_eprom()
/linux-4.1.27/drivers/gpu/drm/i915/
H A Di915_gem_debug.c45 if (obj->base.dev != dev || i915_verify_lists()
46 !atomic_read(&obj->base.refcount.refcount)) { i915_verify_lists()
51 (obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0) { i915_verify_lists()
55 obj->base.read_domains); i915_verify_lists()
57 } else if (obj->base.write_domain && list_empty(&obj->gpu_write_list)) { i915_verify_lists()
60 obj->base.write_domain, i915_verify_lists()
67 if (obj->base.dev != dev || i915_verify_lists()
68 !atomic_read(&obj->base.refcount.refcount)) { i915_verify_lists()
73 (obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0 || i915_verify_lists()
78 obj->base.write_domain, i915_verify_lists()
85 if (obj->base.dev != dev || i915_verify_lists()
86 !atomic_read(&obj->base.refcount.refcount)) { i915_verify_lists()
91 (obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0) { i915_verify_lists()
95 obj->base.write_domain); i915_verify_lists()
101 if (obj->base.dev != dev || i915_verify_lists()
102 !atomic_read(&obj->base.refcount.refcount)) { i915_verify_lists()
107 (obj->base.write_domain & I915_GEM_GPU_DOMAINS)) { i915_verify_lists()
111 obj->base.write_domain); i915_verify_lists()
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/engine/disp/
H A Dg94.c63 { GT206_DISP_CORE_CHANNEL_DMA, &nv50_disp_core_ofuncs.base },
64 { GT200_DISP_BASE_CHANNEL_DMA, &nv50_disp_base_ofuncs.base },
65 { GT200_DISP_OVERLAY_CHANNEL_DMA, &nv50_disp_ovly_ofuncs.base },
66 { G82_DISP_OVERLAY, &nv50_disp_oimm_ofuncs.base },
67 { G82_DISP_CURSOR, &nv50_disp_curs_ofuncs.base },
118 &nv50_pior_dp_impl.base.base,
119 &g94_sor_dp_impl.base.base,
125 .base.base.handle = NV_ENGINE(DISP, 0x88),
126 .base.base.ofuncs = &(struct nvkm_ofuncs) {
132 .base.vblank = &nv50_disp_vblank_func,
133 .base.outp = g94_disp_outp_sclass,
135 .mthd.base = &g84_disp_base_mthd_chan,
139 }.base.base;
H A Dgm204.c35 { GM204_DISP_CORE_CHANNEL_DMA, &gf110_disp_core_ofuncs.base },
36 { GK110_DISP_BASE_CHANNEL_DMA, &gf110_disp_base_ofuncs.base },
37 { GK104_DISP_OVERLAY_CONTROL_DMA, &gf110_disp_ovly_ofuncs.base },
38 { GK104_DISP_OVERLAY, &gf110_disp_oimm_ofuncs.base },
39 { GK104_DISP_CURSOR, &gf110_disp_curs_ofuncs.base },
91 &gm204_sor_dp_impl.base.base,
97 .base.base.handle = NV_ENGINE(DISP, 0x07),
98 .base.base.ofuncs = &(struct nvkm_ofuncs) {
104 .base.vblank = &gf110_disp_vblank_func,
105 .base.outp = gm204_disp_outp_sclass,
107 .mthd.base = &gf110_disp_base_mthd_chan,
111 }.base.base;
H A Dgk110.c34 { GK110_DISP_CORE_CHANNEL_DMA, &gf110_disp_core_ofuncs.base },
35 { GK110_DISP_BASE_CHANNEL_DMA, &gf110_disp_base_ofuncs.base },
36 { GK104_DISP_OVERLAY_CONTROL_DMA, &gf110_disp_ovly_ofuncs.base },
37 { GK104_DISP_OVERLAY, &gf110_disp_oimm_ofuncs.base },
38 { GK104_DISP_CURSOR, &gf110_disp_curs_ofuncs.base },
89 .base.base.handle = NV_ENGINE(DISP, 0x92),
90 .base.base.ofuncs = &(struct nvkm_ofuncs) {
96 .base.vblank = &gf110_disp_vblank_func,
97 .base.outp = gf110_disp_outp_sclass,
99 .mthd.base = &gf110_disp_base_mthd_chan,
103 }.base.base;
H A Dgm107.c34 { GM107_DISP_CORE_CHANNEL_DMA, &gf110_disp_core_ofuncs.base },
35 { GK110_DISP_BASE_CHANNEL_DMA, &gf110_disp_base_ofuncs.base },
36 { GK104_DISP_OVERLAY_CONTROL_DMA, &gf110_disp_ovly_ofuncs.base },
37 { GK104_DISP_OVERLAY, &gf110_disp_oimm_ofuncs.base },
38 { GK104_DISP_CURSOR, &gf110_disp_curs_ofuncs.base },
89 .base.base.handle = NV_ENGINE(DISP, 0x07),
90 .base.base.ofuncs = &(struct nvkm_ofuncs) {
96 .base.vblank = &gf110_disp_vblank_func,
97 .base.outp = gf110_disp_outp_sclass,
99 .mthd.base = &gf110_disp_base_mthd_chan,
103 }.base.base;
H A Dgt200.c79 { GT200_DISP_CORE_CHANNEL_DMA, &nv50_disp_core_ofuncs.base },
80 { GT200_DISP_BASE_CHANNEL_DMA, &nv50_disp_base_ofuncs.base },
81 { GT200_DISP_OVERLAY_CHANNEL_DMA, &nv50_disp_ovly_ofuncs.base },
82 { G82_DISP_OVERLAY, &nv50_disp_oimm_ofuncs.base },
83 { G82_DISP_CURSOR, &nv50_disp_curs_ofuncs.base },
134 .base.base.handle = NV_ENGINE(DISP, 0x83),
135 .base.base.ofuncs = &(struct nvkm_ofuncs) {
141 .base.vblank = &nv50_disp_vblank_func,
142 .base.outp = nv50_disp_outp_sclass,
144 .mthd.base = &g84_disp_base_mthd_chan,
148 }.base.base;
H A Dgt215.c34 { GT214_DISP_CORE_CHANNEL_DMA, &nv50_disp_core_ofuncs.base },
35 { GT214_DISP_BASE_CHANNEL_DMA, &nv50_disp_base_ofuncs.base },
36 { GT214_DISP_OVERLAY_CHANNEL_DMA, &nv50_disp_ovly_ofuncs.base },
37 { GT214_DISP_OVERLAY, &nv50_disp_oimm_ofuncs.base },
38 { GT214_DISP_CURSOR, &nv50_disp_curs_ofuncs.base },
90 .base.base.handle = NV_ENGINE(DISP, 0x85),
91 .base.base.ofuncs = &(struct nvkm_ofuncs) {
97 .base.vblank = &nv50_disp_vblank_func,
98 .base.outp = g94_disp_outp_sclass,
100 .mthd.base = &g84_disp_base_mthd_chan,
104 }.base.base;
/linux-4.1.27/drivers/scsi/pcmcia/
H A Dnsp_io.h15 static inline void nsp_write(unsigned int base,
18 static inline unsigned char nsp_read(unsigned int base,
30 static inline void nsp_write(unsigned int base, nsp_write() argument
34 outb(val, (base + index)); nsp_write()
37 static inline unsigned char nsp_read(unsigned int base, nsp_read() argument
40 return inb(base + index); nsp_read()
75 static inline void nsp_fifo8_read(unsigned int base, nsp_fifo8_read() argument
80 nsp_multi_read_1(base, FIFODATA, buf, count); nsp_fifo8_read()
94 static inline void nsp_fifo16_read(unsigned int base, nsp_fifo16_read() argument
99 nsp_multi_read_2(base, FIFODATA, buf, count); nsp_fifo16_read()
113 static inline void nsp_fifo32_read(unsigned int base, nsp_fifo32_read() argument
118 nsp_multi_read_4(base, FIFODATA, buf, count); nsp_fifo32_read()
132 static inline void nsp_fifo8_write(unsigned int base, nsp_fifo8_write() argument
136 nsp_multi_write_1(base, FIFODATA, buf, count); nsp_fifo8_write()
150 static inline void nsp_fifo16_write(unsigned int base, nsp_fifo16_write() argument
154 nsp_multi_write_2(base, FIFODATA, buf, count); nsp_fifo16_write()
168 static inline void nsp_fifo32_write(unsigned int base, nsp_fifo32_write() argument
172 nsp_multi_write_4(base, FIFODATA, buf, count); nsp_fifo32_write()
178 static inline void nsp_mmio_write(unsigned long base, nsp_mmio_write() argument
182 unsigned char *ptr = (unsigned char *)(base + NSP_MMIO_OFFSET + index); nsp_mmio_write()
187 static inline unsigned char nsp_mmio_read(unsigned long base, nsp_mmio_read() argument
190 unsigned char *ptr = (unsigned char *)(base + NSP_MMIO_OFFSET + index); nsp_mmio_read()
197 static inline unsigned char nsp_mmio_index_read(unsigned long base, nsp_mmio_index_read() argument
200 unsigned char *index_ptr = (unsigned char *)(base + NSP_MMIO_OFFSET + INDEXREG); nsp_mmio_index_read()
201 unsigned char *data_ptr = (unsigned char *)(base + NSP_MMIO_OFFSET + DATAREG); nsp_mmio_index_read()
207 static inline void nsp_mmio_index_write(unsigned long base, nsp_mmio_index_write() argument
211 unsigned char *index_ptr = (unsigned char *)(base + NSP_MMIO_OFFSET + INDEXREG); nsp_mmio_index_write()
212 unsigned char *data_ptr = (unsigned char *)(base + NSP_MMIO_OFFSET + DATAREG); nsp_mmio_index_write()
219 static inline void nsp_mmio_multi_read_4(unsigned long base, nsp_mmio_multi_read_4() argument
224 unsigned long *ptr = (unsigned long *)(base + Register); nsp_mmio_multi_read_4()
228 //nsp_dbg(NSP_DEBUG_DATA_IO, "base 0x%0lx ptr 0x%p",base,ptr); nsp_mmio_multi_read_4()
237 static inline void nsp_mmio_fifo32_read(unsigned int base, nsp_mmio_fifo32_read() argument
242 nsp_mmio_multi_read_4(base, FIFODATA, buf, count); nsp_mmio_fifo32_read()
245 static inline void nsp_mmio_multi_write_4(unsigned long base, nsp_mmio_multi_write_4() argument
250 unsigned long *ptr = (unsigned long *)(base + Register); nsp_mmio_multi_write_4()
254 //nsp_dbg(NSP_DEBUG_DATA_IO, "base 0x%0lx ptr 0x%p",base,ptr); nsp_mmio_multi_write_4()
263 static inline void nsp_mmio_fifo32_write(unsigned int base, nsp_mmio_fifo32_write() argument
268 nsp_mmio_multi_write_4(base, FIFODATA, buf, count); nsp_mmio_fifo32_write()
/linux-4.1.27/drivers/dma/
H A Dste_dma40.c327 * @base: Pointer to memory area when the pre_alloc_lli's are not large
331 * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
336 void *base; member in struct:d40_lli_pool
347 * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
383 * @base: The virtual address of LCLA. 18 bit aligned.
392 void *base; member in struct:d40_lcla_pool
446 * @base: Pointer to the device instance struct.
472 struct d40_base *base; member in struct:d40_chan
522 * @virtbase: The virtual base address of the DMA's register.
616 return chan->base->virtbase + D40_DREG_PCBASE + chan_base()
631 void *base; d40_pool_lli_alloc() local
639 base = d40d->lli_pool.pre_alloc_lli; d40_pool_lli_alloc()
641 d40d->lli_pool.base = NULL; d40_pool_lli_alloc()
645 base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT); d40_pool_lli_alloc()
646 d40d->lli_pool.base = base; d40_pool_lli_alloc()
648 if (d40d->lli_pool.base == NULL) d40_pool_lli_alloc()
653 d40d->lli_log.src = PTR_ALIGN(base, align); d40_pool_lli_alloc()
658 d40d->lli_phy.src = PTR_ALIGN(base, align); d40_pool_lli_alloc()
661 d40d->lli_pool.dma_addr = dma_map_single(d40c->base->dev, d40_pool_lli_alloc()
666 if (dma_mapping_error(d40c->base->dev, d40_pool_lli_alloc()
668 kfree(d40d->lli_pool.base); d40_pool_lli_alloc()
669 d40d->lli_pool.base = NULL; d40_pool_lli_alloc()
681 dma_unmap_single(d40c->base->dev, d40d->lli_pool.dma_addr, d40_pool_lli_free()
684 kfree(d40d->lli_pool.base); d40_pool_lli_free()
685 d40d->lli_pool.base = NULL; d40_pool_lli_free()
700 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags); d40_lcla_alloc_one()
709 if (!d40c->base->lcla_pool.alloc_map[idx]) { d40_lcla_alloc_one()
710 d40c->base->lcla_pool.alloc_map[idx] = d40d; d40_lcla_alloc_one()
717 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags); d40_lcla_alloc_one()
732 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags); d40_lcla_free_all()
737 if (d40c->base->lcla_pool.alloc_map[idx] == d40d) { d40_lcla_free_all()
738 d40c->base->lcla_pool.alloc_map[idx] = NULL; d40_lcla_free_all()
747 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags); d40_lcla_free_all()
777 desc = kmem_cache_zalloc(d40c->base->desc_slab, GFP_NOWAIT); d40_desc_get()
790 kmem_cache_free(d40c->base->desc_slab, d40d); d40_desc_free()
802 void __iomem *base = chan_base(chan); d40_phy_lli_load() local
804 writel(lli_src->reg_cfg, base + D40_CHAN_REG_SSCFG); d40_phy_lli_load()
805 writel(lli_src->reg_elt, base + D40_CHAN_REG_SSELT); d40_phy_lli_load()
806 writel(lli_src->reg_ptr, base + D40_CHAN_REG_SSPTR); d40_phy_lli_load()
807 writel(lli_src->reg_lnk, base + D40_CHAN_REG_SSLNK); d40_phy_lli_load()
809 writel(lli_dst->reg_cfg, base + D40_CHAN_REG_SDCFG); d40_phy_lli_load()
810 writel(lli_dst->reg_elt, base + D40_CHAN_REG_SDELT); d40_phy_lli_load()
811 writel(lli_dst->reg_ptr, base + D40_CHAN_REG_SDPTR); d40_phy_lli_load()
812 writel(lli_dst->reg_lnk, base + D40_CHAN_REG_SDLNK); d40_phy_lli_load()
822 struct d40_lcla_pool *pool = &chan->base->lcla_pool; d40_log_lli_to_lcxa()
829 bool use_esram_lcla = chan->base->plat_data->use_esram_lcla; d40_log_lli_to_lcxa()
882 struct d40_log_lli *lcla = pool->base + lcla_offset; d40_log_lli_to_lcxa()
916 dma_sync_single_range_for_device(chan->base->dev, d40_log_lli_to_lcxa()
1073 spin_lock_irqsave(&d40c->base->execmd_lock, flags); __d40_execute_command_phy()
1076 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE; __d40_execute_command_phy()
1078 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO; __d40_execute_command_phy()
1123 spin_unlock_irqrestore(&d40c->base->execmd_lock, flags); __d40_execute_command_phy()
1293 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE; __d40_execute_command_log()
1295 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO; __d40_execute_command_log()
1377 writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base); d40_config_write()
1382 writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base); d40_config_write()
1447 pm_runtime_get_sync(d40c->base->dev); d40_pause()
1451 pm_runtime_mark_last_busy(d40c->base->dev); d40_pause()
1452 pm_runtime_put_autosuspend(d40c->base->dev); d40_pause()
1472 pm_runtime_get_sync(d40c->base->dev); d40_resume()
1478 pm_runtime_mark_last_busy(d40c->base->dev); d40_resume()
1479 pm_runtime_put_autosuspend(d40c->base->dev); d40_resume()
1517 pm_runtime_get_sync(d40c->base->dev); d40_queue_start()
1580 pm_runtime_mark_last_busy(d40c->base->dev); dma_tc_handle()
1581 pm_runtime_put_autosuspend(d40c->base->dev); dma_tc_handle()
1669 struct d40_base *base = data; d40_handle_interrupt() local
1670 u32 regs[base->gen_dmac.il_size]; d40_handle_interrupt()
1671 struct d40_interrupt_lookup *il = base->gen_dmac.il; d40_handle_interrupt()
1672 u32 il_size = base->gen_dmac.il_size; d40_handle_interrupt()
1674 spin_lock_irqsave(&base->interrupt_lock, flags); d40_handle_interrupt()
1678 regs[i] = readl(base->virtbase + il[i].src); d40_handle_interrupt()
1693 d40c = base->lookup_phy_chans[idx]; d40_handle_interrupt()
1695 d40c = base->lookup_log_chans[il[row].offset + idx]; d40_handle_interrupt()
1706 writel(BIT(idx), base->virtbase + il[row].clr); d40_handle_interrupt()
1713 d40_err(base->dev, "IRQ chan: %ld offset %d idx %d\n", d40_handle_interrupt()
1719 spin_unlock_irqrestore(&base->interrupt_lock, flags); d40_handle_interrupt()
1735 if ((is_log && conf->dev_type > d40c->base->num_log_chans) || d40_validate_conf()
1736 (!is_log && conf->dev_type > d40c->base->num_phy_chans) || d40_validate_conf()
1870 phys = d40c->base->phy_res; d40_allocate_channel()
1871 num_phy_chans = d40c->base->num_phy_chans; d40_allocate_channel()
1905 for (j = 0; j < d40c->base->num_phy_chans; j += 8) { d40_allocate_channel()
1926 for (j = 0; j < d40c->base->num_phy_chans; j += 8) { d40_allocate_channel()
1976 d40c->base->lookup_log_chans[d40c->log_num] = d40c; d40_allocate_channel()
1978 d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c; d40_allocate_channel()
2046 pm_runtime_get_sync(d40c->base->dev); d40_free_dma()
2056 d40c->base->lookup_log_chans[d40c->log_num] = NULL; d40_free_dma()
2058 d40c->base->lookup_phy_chans[phy->num] = NULL; d40_free_dma()
2061 pm_runtime_mark_last_busy(d40c->base->dev); d40_free_dma()
2062 pm_runtime_put_autosuspend(d40c->base->dev); d40_free_dma()
2070 pm_runtime_mark_last_busy(d40c->base->dev); d40_free_dma()
2071 pm_runtime_put_autosuspend(d40c->base->dev); d40_free_dma()
2088 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE; d40_is_paused()
2090 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO; d40_is_paused()
2191 dma_sync_single_for_device(chan->base->dev, desc->lli_pool.dma_addr, d40_prep_sg_phy()
2326 struct d40_gen_dmac *dmac = &d40c->base->gen_dmac; __d40_set_prio_rt()
2346 writel(bit, d40c->base->virtbase + prioreg + group * 4); __d40_set_prio_rt()
2347 writel(bit, d40c->base->virtbase + rtreg + group * 4); __d40_set_prio_rt()
2352 if (d40c->base->rev < 3) d40_set_prio_realtime()
2440 pm_runtime_get_sync(d40c->base->dev); d40_alloc_chan_resources()
2446 d40c->lcpa = d40c->base->lcpa_base + d40_alloc_chan_resources()
2449 d40c->lcpa = d40c->base->lcpa_base + d40_alloc_chan_resources()
2472 pm_runtime_mark_last_busy(d40c->base->dev); d40_alloc_chan_resources()
2473 pm_runtime_put_autosuspend(d40c->base->dev); d40_alloc_chan_resources()
2634 pm_runtime_get_sync(d40c->base->dev); d40_terminate_all()
2640 pm_runtime_mark_last_busy(d40c->base->dev); d40_terminate_all()
2641 pm_runtime_put_autosuspend(d40c->base->dev); d40_terminate_all()
2643 pm_runtime_mark_last_busy(d40c->base->dev); d40_terminate_all()
2644 pm_runtime_put_autosuspend(d40c->base->dev); d40_terminate_all()
2710 dev_dbg(d40c->base->dev, d40_set_runtime_config()
2726 dev_dbg(d40c->base->dev, d40_set_runtime_config()
2738 dev_err(d40c->base->dev, d40_set_runtime_config()
2745 dev_err(d40c->base->dev, "no address supplied\n"); d40_set_runtime_config()
2750 dev_err(d40c->base->dev, d40_set_runtime_config()
2798 dev_dbg(d40c->base->dev, d40_set_runtime_config()
2811 static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma, d40_chan_init() argument
2822 d40c->base = base; d40_chan_init()
2844 static void d40_ops_init(struct d40_base *base, struct dma_device *dev) d40_ops_init() argument
2873 dev->dev = base->dev; d40_ops_init()
2876 static int __init d40_dmaengine_init(struct d40_base *base, d40_dmaengine_init() argument
2881 d40_chan_init(base, &base->dma_slave, base->log_chans, d40_dmaengine_init()
2882 0, base->num_log_chans); d40_dmaengine_init()
2884 dma_cap_zero(base->dma_slave.cap_mask); d40_dmaengine_init()
2885 dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask); d40_dmaengine_init()
2886 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask); d40_dmaengine_init()
2888 d40_ops_init(base, &base->dma_slave); d40_dmaengine_init()
2890 err = dma_async_device_register(&base->dma_slave); d40_dmaengine_init()
2893 d40_err(base->dev, "Failed to register slave channels\n"); d40_dmaengine_init()
2897 d40_chan_init(base, &base->dma_memcpy, base->log_chans, d40_dmaengine_init()
2898 base->num_log_chans, base->num_memcpy_chans); d40_dmaengine_init()
2900 dma_cap_zero(base->dma_memcpy.cap_mask); d40_dmaengine_init()
2901 dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask); d40_dmaengine_init()
2902 dma_cap_set(DMA_SG, base->dma_memcpy.cap_mask); d40_dmaengine_init()
2904 d40_ops_init(base, &base->dma_memcpy); d40_dmaengine_init()
2906 err = dma_async_device_register(&base->dma_memcpy); d40_dmaengine_init()
2909 d40_err(base->dev, d40_dmaengine_init()
2914 d40_chan_init(base, &base->dma_both, base->phy_chans, d40_dmaengine_init()
2917 dma_cap_zero(base->dma_both.cap_mask); d40_dmaengine_init()
2918 dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask); d40_dmaengine_init()
2919 dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask); d40_dmaengine_init()
2920 dma_cap_set(DMA_SG, base->dma_both.cap_mask); d40_dmaengine_init()
2921 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask); d40_dmaengine_init()
2923 d40_ops_init(base, &base->dma_both); d40_dmaengine_init()
2924 err = dma_async_device_register(&base->dma_both); d40_dmaengine_init()
2927 d40_err(base->dev, d40_dmaengine_init()
2933 dma_async_device_unregister(&base->dma_memcpy); d40_dmaengine_init()
2935 dma_async_device_unregister(&base->dma_slave); d40_dmaengine_init()
2945 struct d40_base *base = platform_get_drvdata(pdev); dma40_suspend() local
2952 if (base->lcpa_regulator) dma40_suspend()
2953 ret = regulator_disable(base->lcpa_regulator); dma40_suspend()
2960 struct d40_base *base = platform_get_drvdata(pdev); dma40_resume() local
2963 if (base->lcpa_regulator) { dma40_resume()
2964 ret = regulator_enable(base->lcpa_regulator); dma40_resume()
2989 static void d40_save_restore_registers(struct d40_base *base, bool save) d40_save_restore_registers() argument
2994 for (i = 0; i < base->num_phy_chans; i++) { d40_save_restore_registers()
2998 if (base->phy_res[i].reserved) d40_save_restore_registers()
3001 addr = base->virtbase + D40_DREG_PCBASE + i * D40_DREG_PCDELTA; d40_save_restore_registers()
3004 dma40_backup(addr, &base->reg_val_backup_chan[idx], d40_save_restore_registers()
3011 dma40_backup(base->virtbase, base->reg_val_backup, d40_save_restore_registers()
3016 if (base->gen_dmac.backup) d40_save_restore_registers()
3017 dma40_backup(base->virtbase, base->reg_val_backup_v4, d40_save_restore_registers()
3018 base->gen_dmac.backup, d40_save_restore_registers()
3019 base->gen_dmac.backup_size, d40_save_restore_registers()
3026 struct d40_base *base = platform_get_drvdata(pdev); dma40_runtime_suspend() local
3028 d40_save_restore_registers(base, true); dma40_runtime_suspend()
3031 if (base->rev != 1) dma40_runtime_suspend()
3032 writel_relaxed(base->gcc_pwr_off_mask, dma40_runtime_suspend()
3033 base->virtbase + D40_DREG_GCC); dma40_runtime_suspend()
3041 struct d40_base *base = platform_get_drvdata(pdev); dma40_runtime_resume() local
3043 d40_save_restore_registers(base, false); dma40_runtime_resume()
3046 base->virtbase + D40_DREG_GCC); dma40_runtime_resume()
3060 static int __init d40_phy_res_init(struct d40_base *base) d40_phy_res_init() argument
3068 val[0] = readl(base->virtbase + D40_DREG_PRSME); d40_phy_res_init()
3069 val[1] = readl(base->virtbase + D40_DREG_PRSMO); d40_phy_res_init()
3071 for (i = 0; i < base->num_phy_chans; i++) { d40_phy_res_init()
3072 base->phy_res[i].num = i; d40_phy_res_init()
3076 base->phy_res[i].allocated_src = D40_ALLOC_PHY; d40_phy_res_init()
3077 base->phy_res[i].allocated_dst = D40_ALLOC_PHY; d40_phy_res_init()
3078 base->phy_res[i].reserved = true; d40_phy_res_init()
3086 base->phy_res[i].allocated_src = D40_ALLOC_FREE; d40_phy_res_init()
3087 base->phy_res[i].allocated_dst = D40_ALLOC_FREE; d40_phy_res_init()
3088 base->phy_res[i].reserved = false; d40_phy_res_init()
3091 spin_lock_init(&base->phy_res[i].lock); d40_phy_res_init()
3095 for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) { d40_phy_res_init()
3096 int chan = base->plat_data->disabled_channels[i]; d40_phy_res_init()
3098 base->phy_res[chan].allocated_src = D40_ALLOC_PHY; d40_phy_res_init()
3099 base->phy_res[chan].allocated_dst = D40_ALLOC_PHY; d40_phy_res_init()
3100 base->phy_res[chan].reserved = true; d40_phy_res_init()
3109 for (i = 0; i < base->plat_data->num_of_soft_lli_chans; i++) { d40_phy_res_init()
3110 int chan = base->plat_data->soft_lli_chans[i]; d40_phy_res_init()
3112 base->phy_res[chan].use_soft_lli = true; d40_phy_res_init()
3115 dev_info(base->dev, "%d of %d physical DMA channels available\n", d40_phy_res_init()
3116 num_phy_chans_avail, base->num_phy_chans); d40_phy_res_init()
3119 val[0] = readl(base->virtbase + D40_DREG_PRTYP); d40_phy_res_init()
3121 for (i = 0; i < base->num_phy_chans; i++) { d40_phy_res_init()
3123 if (base->phy_res[i].allocated_src == D40_ALLOC_FREE && d40_phy_res_init()
3125 dev_info(base->dev, d40_phy_res_init()
3138 writel(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC); d40_phy_res_init()
3139 base->gcc_pwr_off_mask = gcc; d40_phy_res_init()
3150 struct d40_base *base = NULL; d40_hw_detect_init() local
3172 /* Get IO for DMAC base address */ d40_hw_detect_init()
3173 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base"); d40_hw_detect_init()
3178 D40_NAME " I/O base") == NULL) d40_hw_detect_init()
3236 base = kzalloc(ALIGN(sizeof(struct d40_base), 4) + d40_hw_detect_init()
3240 if (base == NULL) { d40_hw_detect_init()
3245 base->rev = rev; d40_hw_detect_init()
3246 base->clk = clk; d40_hw_detect_init()
3247 base->num_memcpy_chans = num_memcpy_chans; d40_hw_detect_init()
3248 base->num_phy_chans = num_phy_chans; d40_hw_detect_init()
3249 base->num_log_chans = num_log_chans; d40_hw_detect_init()
3250 base->phy_start = res->start; d40_hw_detect_init()
3251 base->phy_size = resource_size(res); d40_hw_detect_init()
3252 base->virtbase = virtbase; d40_hw_detect_init()
3253 base->plat_data = plat_data; d40_hw_detect_init()
3254 base->dev = &pdev->dev; d40_hw_detect_init()
3255 base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4); d40_hw_detect_init()
3256 base->log_chans = &base->phy_chans[num_phy_chans]; d40_hw_detect_init()
3258 if (base->plat_data->num_of_phy_chans == 14) { d40_hw_detect_init()
3259 base->gen_dmac.backup = d40_backup_regs_v4b; d40_hw_detect_init()
3260 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4B; d40_hw_detect_init()
3261 base->gen_dmac.interrupt_en = D40_DREG_CPCMIS; d40_hw_detect_init()
3262 base->gen_dmac.interrupt_clear = D40_DREG_CPCICR; d40_hw_detect_init()
3263 base->gen_dmac.realtime_en = D40_DREG_CRSEG1; d40_hw_detect_init()
3264 base->gen_dmac.realtime_clear = D40_DREG_CRCEG1; d40_hw_detect_init()
3265 base->gen_dmac.high_prio_en = D40_DREG_CPSEG1; d40_hw_detect_init()
3266 base->gen_dmac.high_prio_clear = D40_DREG_CPCEG1; d40_hw_detect_init()
3267 base->gen_dmac.il = il_v4b; d40_hw_detect_init()
3268 base->gen_dmac.il_size = ARRAY_SIZE(il_v4b); d40_hw_detect_init()
3269 base->gen_dmac.init_reg = dma_init_reg_v4b; d40_hw_detect_init()
3270 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4b); d40_hw_detect_init()
3272 if (base->rev >= 3) { d40_hw_detect_init()
3273 base->gen_dmac.backup = d40_backup_regs_v4a; d40_hw_detect_init()
3274 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4A; d40_hw_detect_init()
3276 base->gen_dmac.interrupt_en = D40_DREG_PCMIS; d40_hw_detect_init()
3277 base->gen_dmac.interrupt_clear = D40_DREG_PCICR; d40_hw_detect_init()
3278 base->gen_dmac.realtime_en = D40_DREG_RSEG1; d40_hw_detect_init()
3279 base->gen_dmac.realtime_clear = D40_DREG_RCEG1; d40_hw_detect_init()
3280 base->gen_dmac.high_prio_en = D40_DREG_PSEG1; d40_hw_detect_init()
3281 base->gen_dmac.high_prio_clear = D40_DREG_PCEG1; d40_hw_detect_init()
3282 base->gen_dmac.il = il_v4a; d40_hw_detect_init()
3283 base->gen_dmac.il_size = ARRAY_SIZE(il_v4a); d40_hw_detect_init()
3284 base->gen_dmac.init_reg = dma_init_reg_v4a; d40_hw_detect_init()
3285 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4a); d40_hw_detect_init()
3288 base->phy_res = kzalloc(num_phy_chans * sizeof(struct d40_phy_res), d40_hw_detect_init()
3290 if (!base->phy_res) d40_hw_detect_init()
3293 base->lookup_phy_chans = kzalloc(num_phy_chans * d40_hw_detect_init()
3296 if (!base->lookup_phy_chans) d40_hw_detect_init()
3299 base->lookup_log_chans = kzalloc(num_log_chans * d40_hw_detect_init()
3302 if (!base->lookup_log_chans) d40_hw_detect_init()
3305 base->reg_val_backup_chan = kmalloc(base->num_phy_chans * d40_hw_detect_init()
3308 if (!base->reg_val_backup_chan) d40_hw_detect_init()
3311 base->lcla_pool.alloc_map = d40_hw_detect_init()
3314 if (!base->lcla_pool.alloc_map) d40_hw_detect_init()
3317 base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc), d40_hw_detect_init()
3320 if (base->desc_slab == NULL) d40_hw_detect_init()
3323 return base; d40_hw_detect_init()
3338 if (base) { d40_hw_detect_init()
3339 kfree(base->lcla_pool.alloc_map); d40_hw_detect_init()
3340 kfree(base->reg_val_backup_chan); d40_hw_detect_init()
3341 kfree(base->lookup_log_chans); d40_hw_detect_init()
3342 kfree(base->lookup_phy_chans); d40_hw_detect_init()
3343 kfree(base->phy_res); d40_hw_detect_init()
3344 kfree(base); d40_hw_detect_init()
3350 static void __init d40_hw_init(struct d40_base *base) d40_hw_init() argument
3358 struct d40_reg_val *dma_init_reg = base->gen_dmac.init_reg; d40_hw_init()
3359 u32 reg_size = base->gen_dmac.init_reg_size; d40_hw_init()
3363 base->virtbase + dma_init_reg[i].reg); d40_hw_init()
3366 for (i = 0; i < base->num_phy_chans; i++) { d40_hw_init()
3370 if (base->phy_res[base->num_phy_chans - i - 1].allocated_src d40_hw_init()
3388 writel(prmseo[1], base->virtbase + D40_DREG_PRMSE); d40_hw_init()
3389 writel(prmseo[0], base->virtbase + D40_DREG_PRMSO); d40_hw_init()
3390 writel(activeo[1], base->virtbase + D40_DREG_ACTIVE); d40_hw_init()
3391 writel(activeo[0], base->virtbase + D40_DREG_ACTIVO); d40_hw_init()
3394 writel(pcmis, base->virtbase + base->gen_dmac.interrupt_en); d40_hw_init()
3397 writel(pcicr, base->virtbase + base->gen_dmac.interrupt_clear); d40_hw_init()
3400 base->gen_dmac.init_reg = NULL; d40_hw_init()
3401 base->gen_dmac.init_reg_size = 0; d40_hw_init()
3404 static int __init d40_lcla_allocate(struct d40_base *base) d40_lcla_allocate() argument
3406 struct d40_lcla_pool *pool = &base->lcla_pool; d40_lcla_allocate()
3425 base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE; d40_lcla_allocate()
3429 base->lcla_pool.pages); d40_lcla_allocate()
3432 d40_err(base->dev, "Failed to allocate %d pages.\n", d40_lcla_allocate()
3433 base->lcla_pool.pages); d40_lcla_allocate()
3437 free_pages(page_list[j], base->lcla_pool.pages); d40_lcla_allocate()
3447 free_pages(page_list[j], base->lcla_pool.pages); d40_lcla_allocate()
3450 base->lcla_pool.base = (void *)page_list[i]; d40_lcla_allocate()
3456 dev_warn(base->dev, d40_lcla_allocate()
3458 __func__, base->lcla_pool.pages); d40_lcla_allocate()
3459 base->lcla_pool.base_unaligned = kmalloc(SZ_1K * d40_lcla_allocate()
3460 base->num_phy_chans + d40_lcla_allocate()
3463 if (!base->lcla_pool.base_unaligned) { d40_lcla_allocate()
3468 base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned, d40_lcla_allocate()
3472 pool->dma_addr = dma_map_single(base->dev, pool->base, d40_lcla_allocate()
3473 SZ_1K * base->num_phy_chans, d40_lcla_allocate()
3475 if (dma_mapping_error(base->dev, pool->dma_addr)) { d40_lcla_allocate()
3481 writel(virt_to_phys(base->lcla_pool.base), d40_lcla_allocate()
3482 base->virtbase + D40_DREG_LCLA); d40_lcla_allocate()
3546 struct d40_base *base = NULL; d40_probe() local
3563 base = d40_hw_detect_init(pdev); d40_probe()
3564 if (!base) d40_probe()
3567 num_reserved_chans = d40_phy_res_init(base); d40_probe()
3569 platform_set_drvdata(pdev, base); d40_probe()
3571 spin_lock_init(&base->interrupt_lock); d40_probe()
3572 spin_lock_init(&base->execmd_lock); d40_probe()
3581 base->lcpa_size = resource_size(res); d40_probe()
3582 base->phy_lcpa = res->start; d40_probe()
3592 val = readl(base->virtbase + D40_DREG_LCPA); d40_probe()
3598 writel(res->start, base->virtbase + D40_DREG_LCPA); d40_probe()
3600 base->lcpa_base = ioremap(res->start, resource_size(res)); d40_probe()
3601 if (!base->lcpa_base) { d40_probe()
3607 if (base->plat_data->use_esram_lcla) { d40_probe()
3616 base->lcla_pool.base = ioremap(res->start, d40_probe()
3618 if (!base->lcla_pool.base) { d40_probe()
3623 writel(res->start, base->virtbase + D40_DREG_LCLA); d40_probe()
3626 ret = d40_lcla_allocate(base); d40_probe()
3633 spin_lock_init(&base->lcla_pool.lock); d40_probe()
3635 base->irq = platform_get_irq(pdev, 0); d40_probe()
3637 ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base); d40_probe()
3643 if (base->plat_data->use_esram_lcla) { d40_probe()
3645 base->lcpa_regulator = regulator_get(base->dev, "lcla_esram"); d40_probe()
3646 if (IS_ERR(base->lcpa_regulator)) { d40_probe()
3648 ret = PTR_ERR(base->lcpa_regulator); d40_probe()
3649 base->lcpa_regulator = NULL; d40_probe()
3653 ret = regulator_enable(base->lcpa_regulator); d40_probe()
3657 regulator_put(base->lcpa_regulator); d40_probe()
3658 base->lcpa_regulator = NULL; d40_probe()
3663 writel_relaxed(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC); d40_probe()
3665 pm_runtime_irq_safe(base->dev); d40_probe()
3666 pm_runtime_set_autosuspend_delay(base->dev, DMA40_AUTOSUSPEND_DELAY); d40_probe()
3667 pm_runtime_use_autosuspend(base->dev); d40_probe()
3668 pm_runtime_mark_last_busy(base->dev); d40_probe()
3669 pm_runtime_set_active(base->dev); d40_probe()
3670 pm_runtime_enable(base->dev); d40_probe()
3672 ret = d40_dmaengine_init(base, num_reserved_chans); d40_probe()
3676 base->dev->dma_parms = &base->dma_parms; d40_probe()
3677 ret = dma_set_max_seg_size(base->dev, STEDMA40_MAX_SEG_SIZE); d40_probe()
3683 d40_hw_init(base); d40_probe()
3692 dev_info(base->dev, "initialized\n"); d40_probe()
3696 if (base) { d40_probe()
3697 if (base->desc_slab) d40_probe()
3698 kmem_cache_destroy(base->desc_slab); d40_probe()
3699 if (base->virtbase) d40_probe()
3700 iounmap(base->virtbase); d40_probe()
3702 if (base->lcla_pool.base && base->plat_data->use_esram_lcla) { d40_probe()
3703 iounmap(base->lcla_pool.base); d40_probe()
3704 base->lcla_pool.base = NULL; d40_probe()
3707 if (base->lcla_pool.dma_addr) d40_probe()
3708 dma_unmap_single(base->dev, base->lcla_pool.dma_addr, d40_probe()
3709 SZ_1K * base->num_phy_chans, d40_probe()
3712 if (!base->lcla_pool.base_unaligned && base->lcla_pool.base) d40_probe()
3713 free_pages((unsigned long)base->lcla_pool.base, d40_probe()
3714 base->lcla_pool.pages); d40_probe()
3716 kfree(base->lcla_pool.base_unaligned); d40_probe()
3718 if (base->phy_lcpa) d40_probe()
3719 release_mem_region(base->phy_lcpa, d40_probe()
3720 base->lcpa_size); d40_probe()
3721 if (base->phy_start) d40_probe()
3722 release_mem_region(base->phy_start, d40_probe()
3723 base->phy_size); d40_probe()
3724 if (base->clk) { d40_probe()
3725 clk_disable_unprepare(base->clk); d40_probe()
3726 clk_put(base->clk); d40_probe()
3729 if (base->lcpa_regulator) { d40_probe()
3730 regulator_disable(base->lcpa_regulator); d40_probe()
3731 regulator_put(base->lcpa_regulator); d40_probe()
3734 kfree(base->lcla_pool.alloc_map); d40_probe()
3735 kfree(base->lookup_log_chans); d40_probe()
3736 kfree(base->lookup_phy_chans); d40_probe()
3737 kfree(base->phy_res); d40_probe()
3738 kfree(base); d40_probe()
/linux-4.1.27/arch/arm/mach-gemini/
H A Dgpio.c48 static void _set_gpio_irqenable(void __iomem *base, unsigned int index, _set_gpio_irqenable() argument
53 reg = __raw_readl(base + GPIO_INT_EN); _set_gpio_irqenable()
55 __raw_writel(reg, base + GPIO_INT_EN); _set_gpio_irqenable()
61 void __iomem *base = GPIO_BASE(gpio / 32); gpio_ack_irq() local
63 __raw_writel(1 << (gpio % 32), base + GPIO_INT_CLR); gpio_ack_irq()
69 void __iomem *base = GPIO_BASE(gpio / 32); gpio_mask_irq() local
71 _set_gpio_irqenable(base, gpio % 32, 0); gpio_mask_irq()
77 void __iomem *base = GPIO_BASE(gpio / 32); gpio_unmask_irq() local
79 _set_gpio_irqenable(base, gpio % 32, 1); gpio_unmask_irq()
86 void __iomem *base = GPIO_BASE(gpio / 32); gpio_set_irq_type() local
89 reg_type = __raw_readl(base + GPIO_INT_TYPE); gpio_set_irq_type()
90 reg_level = __raw_readl(base + GPIO_INT_LEVEL); gpio_set_irq_type()
91 reg_both = __raw_readl(base + GPIO_INT_BOTH_EDGE); gpio_set_irq_type()
120 __raw_writel(reg_type, base + GPIO_INT_TYPE); gpio_set_irq_type()
121 __raw_writel(reg_level, base + GPIO_INT_LEVEL); gpio_set_irq_type()
122 __raw_writel(reg_both, base + GPIO_INT_BOTH_EDGE); gpio_set_irq_type()
157 void __iomem *base = GPIO_BASE(offset / 32); _set_gpio_direction() local
160 reg = __raw_readl(base + GPIO_DIR); _set_gpio_direction()
165 __raw_writel(reg, base + GPIO_DIR); _set_gpio_direction()
170 void __iomem *base = GPIO_BASE(offset / 32); gemini_gpio_set() local
173 __raw_writel(1 << (offset % 32), base + GPIO_DATA_SET); gemini_gpio_set()
175 __raw_writel(1 << (offset % 32), base + GPIO_DATA_CLR); gemini_gpio_set()
180 void __iomem *base = GPIO_BASE(offset / 32); gemini_gpio_get() local
182 return (__raw_readl(base + GPIO_DATA_IN) >> (offset % 32)) & 1; gemini_gpio_get()
205 .base = 0,
/linux-4.1.27/arch/arm/mach-mmp/
H A Ddevices.c81 static unsigned int u2o_get(void __iomem *base, unsigned int offset) u2o_get() argument
83 return readl_relaxed(base + offset); u2o_get()
86 static void u2o_set(void __iomem *base, unsigned int offset, u2o_set() argument
91 reg = readl_relaxed(base + offset); u2o_set()
93 writel_relaxed(reg, base + offset); u2o_set()
94 readl_relaxed(base + offset); u2o_set()
97 static void u2o_clear(void __iomem *base, unsigned int offset, u2o_clear() argument
102 reg = readl_relaxed(base + offset); u2o_clear()
104 writel_relaxed(reg, base + offset); u2o_clear()
105 readl_relaxed(base + offset); u2o_clear()
108 static void u2o_write(void __iomem *base, unsigned int offset, u2o_write() argument
111 writel_relaxed(value, base + offset); u2o_write()
112 readl_relaxed(base + offset); u2o_write()
122 static int usb_phy_init_internal(void __iomem *base) usb_phy_init_internal() argument
130 u2o_set(base, UTMI_CTRL, (1<<UTMI_CTRL_INPKT_DELAY_SOF_SHIFT) usb_phy_init_internal()
134 u2o_set(base, UTMI_CTRL, 1<<UTMI_CTRL_PLL_PWR_UP_SHIFT); usb_phy_init_internal()
135 u2o_set(base, UTMI_CTRL, 1<<UTMI_CTRL_PWR_UP_SHIFT); usb_phy_init_internal()
138 u2o_clear(base, UTMI_PLL, UTMI_PLL_PLLVDD18_MASK usb_phy_init_internal()
143 u2o_set(base, UTMI_PLL, 0xee<<UTMI_PLL_FBDIV_SHIFT usb_phy_init_internal()
149 u2o_clear(base, UTMI_TX, UTMI_TX_REG_EXT_FS_RCAL_EN_MASK usb_phy_init_internal()
153 u2o_set(base, UTMI_TX, 3<<UTMI_TX_TXVDD12_SHIFT usb_phy_init_internal()
158 u2o_clear(base, UTMI_RX, UTMI_RX_SQ_THRESH_MASK usb_phy_init_internal()
160 u2o_set(base, UTMI_RX, 7<<UTMI_RX_SQ_THRESH_SHIFT usb_phy_init_internal()
167 u2o_write(base, UTMI_IVREF, 0x4bf); usb_phy_init_internal()
171 u2o_set(base, UTMI_PLL, VCOCAL_START); usb_phy_init_internal()
173 u2o_clear(base, UTMI_PLL, VCOCAL_START); usb_phy_init_internal()
177 u2o_set(base, UTMI_TX, REG_RCAL_START); usb_phy_init_internal()
179 u2o_clear(base, UTMI_TX, REG_RCAL_START); usb_phy_init_internal()
184 while ((u2o_get(base, UTMI_PLL) & PLL_READY) == 0) { usb_phy_init_internal()
189 u2o_get(base, UTMI_PLL)); usb_phy_init_internal()
195 u2o_set(base, UTMI_RESERVE, 1 << 5); usb_phy_init_internal()
197 u2o_write(base, UTMI_OTG_ADDON, 1); usb_phy_init_internal()
203 static int usb_phy_deinit_internal(void __iomem *base) usb_phy_deinit_internal() argument
208 u2o_clear(base, UTMI_OTG_ADDON, UTMI_OTG_ADDON_OTG_ON); usb_phy_deinit_internal()
210 u2o_clear(base, UTMI_CTRL, UTMI_CTRL_RXBUF_PDWN); usb_phy_deinit_internal()
211 u2o_clear(base, UTMI_CTRL, UTMI_CTRL_TXBUF_PDWN); usb_phy_deinit_internal()
212 u2o_clear(base, UTMI_CTRL, UTMI_CTRL_USB_CLK_EN); usb_phy_deinit_internal()
213 u2o_clear(base, UTMI_CTRL, 1<<UTMI_CTRL_PWR_UP_SHIFT); usb_phy_deinit_internal()
214 u2o_clear(base, UTMI_CTRL, 1<<UTMI_CTRL_PLL_PWR_UP_SHIFT); usb_phy_deinit_internal()
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/subdev/i2c/
H A Dnv04.c29 struct nvkm_i2c base; member in struct:nv04_i2c_priv
33 struct nvkm_i2c_port base; member in struct:nv04_i2c_port
39 nv04_i2c_drive_scl(struct nvkm_i2c_port *base, int state) nv04_i2c_drive_scl() argument
41 struct nv04_i2c_priv *priv = (void *)nvkm_i2c(base); nv04_i2c_drive_scl()
42 struct nv04_i2c_port *port = (void *)base; nv04_i2c_drive_scl()
50 nv04_i2c_drive_sda(struct nvkm_i2c_port *base, int state) nv04_i2c_drive_sda() argument
52 struct nv04_i2c_priv *priv = (void *)nvkm_i2c(base); nv04_i2c_drive_sda()
53 struct nv04_i2c_port *port = (void *)base; nv04_i2c_drive_sda()
61 nv04_i2c_sense_scl(struct nvkm_i2c_port *base) nv04_i2c_sense_scl() argument
63 struct nv04_i2c_priv *priv = (void *)nvkm_i2c(base); nv04_i2c_sense_scl()
64 struct nv04_i2c_port *port = (void *)base; nv04_i2c_sense_scl()
69 nv04_i2c_sense_sda(struct nvkm_i2c_port *base) nv04_i2c_sense_sda() argument
71 struct nv04_i2c_priv *priv = (void *)nvkm_i2c(base); nv04_i2c_sense_sda()
72 struct nv04_i2c_port *port = (void *)base; nv04_i2c_sense_sda()
119 .base.handle = NV_SUBDEV(I2C, 0x04),
120 .base.ofuncs = &(struct nvkm_ofuncs) {
128 }.base;
H A Dnv4e.c29 struct nvkm_i2c base; member in struct:nv4e_i2c_priv
33 struct nvkm_i2c_port base; member in struct:nv4e_i2c_port
38 nv4e_i2c_drive_scl(struct nvkm_i2c_port *base, int state) nv4e_i2c_drive_scl() argument
40 struct nv4e_i2c_priv *priv = (void *)nvkm_i2c(base); nv4e_i2c_drive_scl()
41 struct nv4e_i2c_port *port = (void *)base; nv4e_i2c_drive_scl()
46 nv4e_i2c_drive_sda(struct nvkm_i2c_port *base, int state) nv4e_i2c_drive_sda() argument
48 struct nv4e_i2c_priv *priv = (void *)nvkm_i2c(base); nv4e_i2c_drive_sda()
49 struct nv4e_i2c_port *port = (void *)base; nv4e_i2c_drive_sda()
54 nv4e_i2c_sense_scl(struct nvkm_i2c_port *base) nv4e_i2c_sense_scl() argument
56 struct nv4e_i2c_priv *priv = (void *)nvkm_i2c(base); nv4e_i2c_sense_scl()
57 struct nv4e_i2c_port *port = (void *)base; nv4e_i2c_sense_scl()
62 nv4e_i2c_sense_sda(struct nvkm_i2c_port *base) nv4e_i2c_sense_sda() argument
64 struct nv4e_i2c_priv *priv = (void *)nvkm_i2c(base); nv4e_i2c_sense_sda()
65 struct nv4e_i2c_port *port = (void *)base; nv4e_i2c_sense_sda()
111 .base.handle = NV_SUBDEV(I2C, 0x4e),
112 .base.ofuncs = &(struct nvkm_ofuncs) {
120 }.base;
H A Dnv50.c27 nv50_i2c_drive_scl(struct nvkm_i2c_port *base, int state) nv50_i2c_drive_scl() argument
29 struct nv50_i2c_priv *priv = (void *)nvkm_i2c(base); nv50_i2c_drive_scl()
30 struct nv50_i2c_port *port = (void *)base; nv50_i2c_drive_scl()
37 nv50_i2c_drive_sda(struct nvkm_i2c_port *base, int state) nv50_i2c_drive_sda() argument
39 struct nv50_i2c_priv *priv = (void *)nvkm_i2c(base); nv50_i2c_drive_sda()
40 struct nv50_i2c_port *port = (void *)base; nv50_i2c_drive_sda()
47 nv50_i2c_sense_scl(struct nvkm_i2c_port *base) nv50_i2c_sense_scl() argument
49 struct nv50_i2c_priv *priv = (void *)nvkm_i2c(base); nv50_i2c_sense_scl()
50 struct nv50_i2c_port *port = (void *)base; nv50_i2c_sense_scl()
55 nv50_i2c_sense_sda(struct nvkm_i2c_port *base) nv50_i2c_sense_sda() argument
57 struct nv50_i2c_priv *priv = (void *)nvkm_i2c(base); nv50_i2c_sense_sda()
58 struct nv50_i2c_port *port = (void *)base; nv50_i2c_sense_sda()
106 return nvkm_i2c_port_init(&port->base); nv50_i2c_port_init()
124 .base.handle = NV_SUBDEV(I2C, 0x50),
125 .base.ofuncs = &(struct nvkm_ofuncs) {
133 }.base;
/linux-4.1.27/arch/mips/loongson/common/
H A Dearly_printk.c16 #define PORT(base, offset) (u8 *)(base + offset)
18 static inline unsigned int serial_in(unsigned char *base, int offset) serial_in() argument
20 return readb(PORT(base, offset)); serial_in()
23 static inline void serial_out(unsigned char *base, int offset, int value) serial_out() argument
25 writeb(value, PORT(base, offset)); serial_out()
/linux-4.1.27/drivers/gpu/ipu-v3/
H A Dipu-dp.c64 void __iomem *base; member in struct:ipu_flow
71 void __iomem *base; member in struct:ipu_dp_priv
96 reg = readl(flow->base + DP_COM_CONF); ipu_dp_set_global_alpha()
101 writel(reg, flow->base + DP_COM_CONF); ipu_dp_set_global_alpha()
104 reg = readl(flow->base + DP_GRAPH_WIND_CTRL) & 0x00FFFFFFL; ipu_dp_set_global_alpha()
106 flow->base + DP_GRAPH_WIND_CTRL); ipu_dp_set_global_alpha()
108 reg = readl(flow->base + DP_COM_CONF); ipu_dp_set_global_alpha()
109 writel(reg | DP_COM_CONF_GWAM, flow->base + DP_COM_CONF); ipu_dp_set_global_alpha()
111 reg = readl(flow->base + DP_COM_CONF); ipu_dp_set_global_alpha()
112 writel(reg & ~DP_COM_CONF_GWAM, flow->base + DP_COM_CONF); ipu_dp_set_global_alpha()
128 writel((x_pos << 16) | y_pos, flow->base + DP_FG_POS); ipu_dp_set_window_pos()
143 reg = readl(flow->base + DP_COM_CONF); ipu_dp_csc_init()
147 writel(reg, flow->base + DP_COM_CONF); ipu_dp_csc_init()
152 writel(0x099 | (0x12d << 16), flow->base + DP_CSC_A_0); ipu_dp_csc_init()
153 writel(0x03a | (0x3a9 << 16), flow->base + DP_CSC_A_1); ipu_dp_csc_init()
154 writel(0x356 | (0x100 << 16), flow->base + DP_CSC_A_2); ipu_dp_csc_init()
155 writel(0x100 | (0x329 << 16), flow->base + DP_CSC_A_3); ipu_dp_csc_init()
157 flow->base + DP_CSC_0); ipu_dp_csc_init()
159 flow->base + DP_CSC_1); ipu_dp_csc_init()
161 writel(0x095 | (0x000 << 16), flow->base + DP_CSC_A_0); ipu_dp_csc_init()
162 writel(0x0cc | (0x095 << 16), flow->base + DP_CSC_A_1); ipu_dp_csc_init()
163 writel(0x3ce | (0x398 << 16), flow->base + DP_CSC_A_2); ipu_dp_csc_init()
164 writel(0x095 | (0x0ff << 16), flow->base + DP_CSC_A_3); ipu_dp_csc_init()
166 flow->base + DP_CSC_0); ipu_dp_csc_init()
168 flow->base + DP_CSC_1); ipu_dp_csc_init()
173 writel(reg, flow->base + DP_COM_CONF); ipu_dp_csc_init()
246 reg = readl(flow->base + DP_COM_CONF); ipu_dp_enable_channel()
248 writel(reg, flow->base + DP_COM_CONF); ipu_dp_enable_channel()
269 reg = readl(flow->base + DP_COM_CONF); ipu_dp_disable_channel()
275 writel(reg, flow->base + DP_COM_CONF); ipu_dp_disable_channel()
277 writel(0, flow->base + DP_FG_POS); ipu_dp_disable_channel()
333 int ipu_dp_init(struct ipu_soc *ipu, struct device *dev, unsigned long base) ipu_dp_init() argument
346 priv->base = devm_ioremap(dev, base, PAGE_SIZE); ipu_dp_init()
347 if (!priv->base) ipu_dp_init()
354 priv->flow[i].base = priv->base + ipu_dp_flow_base[i]; ipu_dp_init()
/linux-4.1.27/drivers/clk/versatile/
H A Dclk-icst.h6 * @vco_offset: offset to the ICST VCO from the provided memory base
8 * memory base
20 void __iomem *base);
/linux-4.1.27/arch/m68k/include/asm/
H A Ddiv64.h10 /* n = n / base; return rem; */
12 #define do_div(n, base) ({ \
18 unsigned long __base = (base); \
/linux-4.1.27/drivers/misc/cxl/
H A DMakefile3 obj-$(CONFIG_CXL_BASE) += base.o
/linux-4.1.27/drivers/gpu/drm/nouveau/include/nvkm/subdev/bios/
H A Dimage.h4 u32 base; member in struct:nvbios_image
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/engine/sw/
H A Dnv50.h7 struct nvkm_oclass base; member in struct:nv50_sw_oclass
13 struct nvkm_sw base; member in struct:nv50_sw_priv
21 struct nvkm_oclass base; member in struct:nv50_sw_cclass
26 struct nvkm_sw_chan base; member in struct:nv50_sw_chan
/linux-4.1.27/include/linux/
H A Dsort.h6 void sort(void *base, size_t num, size_t size,
H A Dclksrc-dbx500-prcmu.h15 void __init clksrc_dbx500_prcmu_init(void __iomem *base);
17 static inline void __init clksrc_dbx500_prcmu_init(void __iomem *base) {} argument
/linux-4.1.27/arch/mn10300/include/asm/
H A Dpage_offset.h1 /* MN10300 Kernel base address
/linux-4.1.27/arch/metag/include/asm/
H A Dhwthread.h28 unsigned int base, thread_offset, thread_regnum; __CU_addr() local
32 base = T0UCTREG0; /* Control unit base */ __CU_addr()
37 return (void __iomem *)(base + thread_offset + thread_regnum); __CU_addr()
/linux-4.1.27/arch/arm/mach-netx/include/mach/
H A Duncompress.h45 unsigned long base; putc() local
48 base = UART1_BASE; putc()
50 base = UART2_BASE; putc()
54 while (REG(base + UART_FR) & FR_TXFF); putc()
55 REG(base + UART_DR) = c; putc()
60 unsigned long base; flush() local
63 base = UART1_BASE; flush()
65 base = UART2_BASE; flush()
69 while (REG(base + UART_FR) & FR_BUSY); flush()
/linux-4.1.27/kernel/gcov/
H A DMakefile3 obj-y := base.o fs.o
/linux-4.1.27/net/netlabel/
H A DMakefile5 # base objects
/linux-4.1.27/drivers/i2c/busses/
H A Di2c-wmt.c90 void __iomem *base; member in struct:wmt_i2c_dev
102 while (!(readw(i2c_dev->base + REG_CSR) & CSR_READY_MASK)) { wmt_i2c_wait_bus_not_busy()
147 writew(0, i2c_dev->base + REG_CDR); wmt_i2c_write()
149 writew(pmsg->buf[0] & 0xFF, i2c_dev->base + REG_CDR); wmt_i2c_write()
153 val = readw(i2c_dev->base + REG_CR); wmt_i2c_write()
155 writew(val, i2c_dev->base + REG_CR); wmt_i2c_write()
157 val = readw(i2c_dev->base + REG_CR); wmt_i2c_write()
159 writew(val, i2c_dev->base + REG_CR); wmt_i2c_write()
171 writew(tcr_val, i2c_dev->base + REG_TCR); wmt_i2c_write()
174 val = readw(i2c_dev->base + REG_CR); wmt_i2c_write()
176 writew(val, i2c_dev->base + REG_CR); wmt_i2c_write()
192 val = readw(i2c_dev->base + REG_CSR); wmt_i2c_write()
200 writew(val, i2c_dev->base + REG_CR); wmt_i2c_write()
206 writew(CR_ENABLE, i2c_dev->base + REG_CR); wmt_i2c_write()
208 writew(pmsg->buf[xfer_len] & 0xFF, i2c_dev->base + wmt_i2c_write()
210 writew(CR_CPU_RDY | CR_ENABLE, i2c_dev->base + REG_CR); wmt_i2c_write()
232 val = readw(i2c_dev->base + REG_CR); wmt_i2c_read()
234 writew(val, i2c_dev->base + REG_CR); wmt_i2c_read()
236 val = readw(i2c_dev->base + REG_CR); wmt_i2c_read()
238 writew(val, i2c_dev->base + REG_CR); wmt_i2c_read()
241 val = readw(i2c_dev->base + REG_CR); wmt_i2c_read()
243 writew(val, i2c_dev->base + REG_CR); wmt_i2c_read()
247 val = readw(i2c_dev->base + REG_CR); wmt_i2c_read()
249 writew(val, i2c_dev->base + REG_CR); wmt_i2c_read()
261 writew(tcr_val, i2c_dev->base + REG_TCR); wmt_i2c_read()
264 val = readw(i2c_dev->base + REG_CR); wmt_i2c_read()
266 writew(val, i2c_dev->base + REG_CR); wmt_i2c_read()
280 pmsg->buf[xfer_len] = readw(i2c_dev->base + REG_CDR) >> 8; wmt_i2c_read()
284 val = readw(i2c_dev->base + REG_CR); wmt_i2c_read()
286 writew(val, i2c_dev->base + REG_CR); wmt_i2c_read()
288 val = readw(i2c_dev->base + REG_CR); wmt_i2c_read()
290 writew(val, i2c_dev->base + REG_CR); wmt_i2c_read()
333 i2c_dev->cmd_status = readw(i2c_dev->base + REG_ISR); wmt_i2c_isr()
334 writew(i2c_dev->cmd_status, i2c_dev->base + REG_ISR); wmt_i2c_isr()
358 writew(0, i2c_dev->base + REG_CR); wmt_i2c_reset_hardware()
359 writew(MCR_APB_166M, i2c_dev->base + REG_MCR); wmt_i2c_reset_hardware()
360 writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR); wmt_i2c_reset_hardware()
361 writew(IMR_ENABLE_ALL, i2c_dev->base + REG_IMR); wmt_i2c_reset_hardware()
362 writew(CR_ENABLE, i2c_dev->base + REG_CR); wmt_i2c_reset_hardware()
363 readw(i2c_dev->base + REG_CSR); /* read clear */ wmt_i2c_reset_hardware()
364 writew(ISR_WRITE_ALL, i2c_dev->base + REG_ISR); wmt_i2c_reset_hardware()
367 writew(SCL_TIMEOUT(128) | TR_STD, i2c_dev->base + REG_TR); wmt_i2c_reset_hardware()
369 writew(SCL_TIMEOUT(128) | TR_HS, i2c_dev->base + REG_TR); wmt_i2c_reset_hardware()
388 i2c_dev->base = devm_ioremap_resource(&pdev->dev, res); wmt_i2c_probe()
389 if (IS_ERR(i2c_dev->base)) wmt_i2c_probe()
390 return PTR_ERR(i2c_dev->base); wmt_i2c_probe()
450 writew(0, i2c_dev->base + REG_IMR); wmt_i2c_remove()
H A Di2c-sirf.c71 void __iomem *base; member in struct:sirfsoc_i2c
96 data = readl(siic->base + SIRFSOC_I2C_DATA_BUF + i); i2c_sirfsoc_read_data()
116 siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++)); i2c_sirfsoc_queue_cmd()
129 siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++)); i2c_sirfsoc_queue_cmd()
131 siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++)); i2c_sirfsoc_queue_cmd()
137 writel(SIRFSOC_I2C_START_CMD, siic->base + SIRFSOC_I2C_CMD_START); i2c_sirfsoc_queue_cmd()
143 u32 i2c_stat = readl(siic->base + SIRFSOC_I2C_STATUS); i2c_sirfsoc_irq()
148 writel(SIRFSOC_I2C_STAT_ERR, siic->base + SIRFSOC_I2C_STATUS); i2c_sirfsoc_irq()
160 writel(readl(siic->base + SIRFSOC_I2C_CTRL) | SIRFSOC_I2C_RESET, i2c_sirfsoc_irq()
161 siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_irq()
162 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET) i2c_sirfsoc_irq()
175 writel(SIRFSOC_I2C_STAT_CMD_DONE, siic->base + SIRFSOC_I2C_STATUS); i2c_sirfsoc_irq()
191 writel(regval, siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++)); i2c_sirfsoc_set_address()
201 writel(addr, siic->base + SIRFSOC_I2C_CMD(siic->cmd_ptr++)); i2c_sirfsoc_set_address()
206 u32 regval = readl(siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_xfer_msg()
213 siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_xfer_msg()
222 siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_xfer_msg()
223 writel(0, siic->base + SIRFSOC_I2C_CMD_START); i2c_sirfsoc_xfer_msg()
227 writel(readl(siic->base + SIRFSOC_I2C_CTRL) | SIRFSOC_I2C_RESET, i2c_sirfsoc_xfer_msg()
228 siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_xfer_msg()
229 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET) i2c_sirfsoc_xfer_msg()
317 siic->base = devm_ioremap_resource(&pdev->dev, mem_res); i2c_sirfsoc_probe()
318 if (IS_ERR(siic->base)) { i2c_sirfsoc_probe()
319 err = PTR_ERR(siic->base); i2c_sirfsoc_probe()
348 writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_probe()
349 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET) i2c_sirfsoc_probe()
352 siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_probe()
367 writel(regval, siic->base + SIRFSOC_I2C_CLK_CTRL); i2c_sirfsoc_probe()
369 writel(0xFF, siic->base + SIRFSOC_I2C_SDA_DELAY); i2c_sirfsoc_probe()
371 writel(regval, siic->base + SIRFSOC_I2C_SDA_DELAY); i2c_sirfsoc_probe()
400 writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_remove()
415 siic->sda_delay = readl(siic->base + SIRFSOC_I2C_SDA_DELAY); i2c_sirfsoc_suspend()
416 siic->clk_div = readl(siic->base + SIRFSOC_I2C_CLK_CTRL); i2c_sirfsoc_suspend()
428 writel(SIRFSOC_I2C_RESET, siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_resume()
429 while (readl(siic->base + SIRFSOC_I2C_CTRL) & SIRFSOC_I2C_RESET) i2c_sirfsoc_resume()
432 siic->base + SIRFSOC_I2C_CTRL); i2c_sirfsoc_resume()
433 writel(siic->clk_div, siic->base + SIRFSOC_I2C_CLK_CTRL); i2c_sirfsoc_resume()
434 writel(siic->sda_delay, siic->base + SIRFSOC_I2C_SDA_DELAY); i2c_sirfsoc_resume()
H A Di2c-pca-isa.c36 static unsigned long base; variable
51 base+reg, val); pca_isa_writebyte()
53 outb(val, base+reg); pca_isa_writebyte()
58 int res = inb(base+reg); pca_isa_readbyte()
120 int match = base != 0; pca_isa_match()
126 dev_err(dev, "Please specify I/O base\n"); pca_isa_match()
135 dev_info(dev, "i/o base %#08lx. irq %d\n", base, irq); pca_isa_probe()
138 if (check_legacy_ioport(base)) { pca_isa_probe()
139 dev_err(dev, "I/O address %#08lx is not available\n", base); pca_isa_probe()
144 if (!request_region(base, IO_SIZE, "i2c-pca-isa")) { pca_isa_probe()
145 dev_err(dev, "I/O address %#08lx is in use\n", base); pca_isa_probe()
168 release_region(base, IO_SIZE); pca_isa_probe()
181 release_region(base, IO_SIZE); pca_isa_remove()
207 MODULE_DESCRIPTION("ISA base PCA9564/PCA9665 driver");
210 module_param(base, ulong, 0);
211 MODULE_PARM_DESC(base, "I/O base address");
/linux-4.1.27/arch/mips/pci/
H A Dpci-ar724x.c75 void __iomem *base; ar724x_pci_local_write() local
84 base = apc->crp_base; ar724x_pci_local_write()
85 data = __raw_readl(base + (where & ~3)); ar724x_pci_local_write()
105 __raw_writel(data, base + (where & ~3)); ar724x_pci_local_write()
107 __raw_readl(base + (where & ~3)); ar724x_pci_local_write()
116 void __iomem *base; ar724x_pci_read() local
126 base = apc->devcfg_base; ar724x_pci_read()
127 data = __raw_readl(base + (where & ~3)); ar724x_pci_read()
163 void __iomem *base; ar724x_pci_write() local
178 * device is set to the proper base address, the ar724x_pci_write()
195 base = apc->devcfg_base; ar724x_pci_write()
196 data = __raw_readl(base + (where & ~3)); ar724x_pci_write()
216 __raw_writel(data, base + (where & ~3)); ar724x_pci_write()
218 __raw_readl(base + (where & ~3)); ar724x_pci_write()
231 void __iomem *base; ar724x_pci_irq_handler() local
235 base = apc->ctrl_base; ar724x_pci_irq_handler()
237 pending = __raw_readl(base + AR724X_PCI_REG_INT_STATUS) & ar724x_pci_irq_handler()
238 __raw_readl(base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_handler()
250 void __iomem *base; ar724x_pci_irq_unmask() local
255 base = apc->ctrl_base; ar724x_pci_irq_unmask()
260 t = __raw_readl(base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_unmask()
262 base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_unmask()
264 __raw_readl(base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_unmask()
271 void __iomem *base; ar724x_pci_irq_mask() local
276 base = apc->ctrl_base; ar724x_pci_irq_mask()
281 t = __raw_readl(base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_mask()
283 base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_mask()
286 __raw_readl(base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_mask()
288 t = __raw_readl(base + AR724X_PCI_REG_INT_STATUS); ar724x_pci_irq_mask()
290 base + AR724X_PCI_REG_INT_STATUS); ar724x_pci_irq_mask()
293 __raw_readl(base + AR724X_PCI_REG_INT_STATUS); ar724x_pci_irq_mask()
307 void __iomem *base; ar724x_pci_irq_init() local
310 base = apc->ctrl_base; ar724x_pci_irq_init()
312 __raw_writel(0, base + AR724X_PCI_REG_INT_MASK); ar724x_pci_irq_init()
313 __raw_writel(0, base + AR724X_PCI_REG_INT_STATUS); ar724x_pci_irq_init()
H A Dpci-ar71xx.c112 void __iomem *base = apc->cfg_base; ar71xx_pci_check_error() local
116 pci_err = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR) & 3; ar71xx_pci_check_error()
121 addr = __raw_readl(base + AR71XX_PCI_REG_PCI_ERR_ADDR); ar71xx_pci_check_error()
127 __raw_writel(pci_err, base + AR71XX_PCI_REG_PCI_ERR); ar71xx_pci_check_error()
130 ahb_err = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR) & 1; ar71xx_pci_check_error()
135 addr = __raw_readl(base + AR71XX_PCI_REG_AHB_ERR_ADDR); ar71xx_pci_check_error()
141 __raw_writel(ahb_err, base + AR71XX_PCI_REG_AHB_ERR); ar71xx_pci_check_error()
150 void __iomem *base = apc->cfg_base; ar71xx_pci_local_write() local
158 __raw_writel(ad_cbe, base + AR71XX_PCI_REG_CRP_AD_CBE); ar71xx_pci_local_write()
159 __raw_writel(value, base + AR71XX_PCI_REG_CRP_WRDATA); ar71xx_pci_local_write()
167 void __iomem *base = apc->cfg_base; ar71xx_pci_set_cfgaddr() local
172 __raw_writel(addr, base + AR71XX_PCI_REG_CFG_AD); ar71xx_pci_set_cfgaddr()
174 base + AR71XX_PCI_REG_CFG_CBE); ar71xx_pci_set_cfgaddr()
183 void __iomem *base = apc->cfg_base; ar71xx_pci_read_config() local
196 data = __raw_readl(base + AR71XX_PCI_REG_CFG_RDDATA); ar71xx_pci_read_config()
207 void __iomem *base = apc->cfg_base; ar71xx_pci_write_config() local
219 __raw_writel(value, base + AR71XX_PCI_REG_CFG_WRDATA); ar71xx_pci_write_config()
232 void __iomem *base = ath79_reset_base; ar71xx_pci_irq_handler() local
237 pending = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_STATUS) & ar71xx_pci_irq_handler()
238 __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_handler()
260 void __iomem *base = ath79_reset_base; ar71xx_pci_irq_unmask() local
266 t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_unmask()
267 __raw_writel(t | (1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_unmask()
270 __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_unmask()
277 void __iomem *base = ath79_reset_base; ar71xx_pci_irq_mask() local
283 t = __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_mask()
284 __raw_writel(t & ~(1 << irq), base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_mask()
287 __raw_readl(base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_mask()
299 void __iomem *base = ath79_reset_base; ar71xx_pci_irq_init() local
302 __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_ENABLE); ar71xx_pci_irq_init()
303 __raw_writel(0, base + AR71XX_RESET_REG_PCI_INT_STATUS); ar71xx_pci_irq_init()
/linux-4.1.27/drivers/mmc/host/
H A Dmmci_qcom_dml.c60 void __iomem *base = host->base + DML_OFFSET; dml_start_xfer() local
65 config = readl_relaxed(base + DML_CONFIG); dml_start_xfer()
68 writel_relaxed(config, base + DML_CONFIG); dml_start_xfer()
71 writel_relaxed(data->blksz, base + DML_PRODUCER_BAM_BLOCK_SIZE); dml_start_xfer()
75 base + DML_PRODUCER_BAM_TRANS_SIZE); dml_start_xfer()
77 config = readl_relaxed(base + DML_CONFIG); dml_start_xfer()
79 writel_relaxed(config, base + DML_CONFIG); dml_start_xfer()
81 writel_relaxed(1, base + DML_PRODUCER_START); dml_start_xfer()
85 config = readl_relaxed(base + DML_CONFIG); dml_start_xfer()
88 writel_relaxed(config, base + DML_CONFIG); dml_start_xfer()
90 config = readl_relaxed(base + DML_CONFIG); dml_start_xfer()
92 writel_relaxed(config, base + DML_CONFIG); dml_start_xfer()
94 writel_relaxed(1, base + DML_CONSUMER_START); dml_start_xfer()
125 void __iomem *base; dml_hw_init() local
134 base = host->base + DML_OFFSET; dml_hw_init()
137 writel_relaxed(1, base + DML_SW_RESET); dml_hw_init()
158 writel_relaxed(config, base + DML_CONFIG); dml_hw_init()
165 base + DML_PRODUCER_PIPE_LOGICAL_SIZE); dml_hw_init()
167 base + DML_CONSUMER_PIPE_LOGICAL_SIZE); dml_hw_init()
171 base + DML_PIPE_ID); dml_hw_init()
/linux-4.1.27/drivers/mtd/chips/
H A Dcfi_util.c26 int __xipram cfi_qry_present(struct map_info *map, __u32 base, cfi_qry_present() argument
37 val[0] = map_read(map, base + osf*0x10); cfi_qry_present()
38 val[1] = map_read(map, base + osf*0x11); cfi_qry_present()
39 val[2] = map_read(map, base + osf*0x12); cfi_qry_present()
54 int __xipram cfi_qry_mode_on(uint32_t base, struct map_info *map, cfi_qry_mode_on() argument
57 cfi_send_gen_cmd(0xF0, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
58 cfi_send_gen_cmd(0x98, 0x55, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
59 if (cfi_qry_present(map, base, cfi)) cfi_qry_mode_on()
63 cfi_send_gen_cmd(0xF0, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
64 cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
65 cfi_send_gen_cmd(0x98, 0x55, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
66 if (cfi_qry_present(map, base, cfi)) cfi_qry_mode_on()
69 cfi_send_gen_cmd(0xF0, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
70 cfi_send_gen_cmd(0x98, 0x555, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
71 if (cfi_qry_present(map, base, cfi)) cfi_qry_mode_on()
74 cfi_send_gen_cmd(0xF0, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
75 cfi_send_gen_cmd(0xAA, 0x5555, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
76 cfi_send_gen_cmd(0x55, 0x2AAA, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
77 cfi_send_gen_cmd(0x98, 0x5555, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
78 if (cfi_qry_present(map, base, cfi)) cfi_qry_mode_on()
81 cfi_send_gen_cmd(0xF0, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
82 cfi_send_gen_cmd(0xAA, 0x555, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
83 cfi_send_gen_cmd(0x55, 0x2AA, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
84 cfi_send_gen_cmd(0x98, 0x555, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_on()
85 if (cfi_qry_present(map, base, cfi)) cfi_qry_mode_on()
92 void __xipram cfi_qry_mode_off(uint32_t base, struct map_info *map, cfi_qry_mode_off() argument
95 cfi_send_gen_cmd(0xF0, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_off()
96 cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_off()
100 cfi_send_gen_cmd(0xF0, 0, base, map, cfi, cfi->device_type, NULL); cfi_qry_mode_off()
108 __u32 base = 0; // cfi->chips[0].start; cfi_read_pri() local
127 cfi_qry_mode_on(base, map, cfi); cfi_read_pri()
131 cfi_read_query(map, base+((adr+i)*ofs_factor)); cfi_read_pri()
135 cfi_qry_mode_off(base, map, cfi); cfi_read_pri()
138 (void) map_read(map, base); cfi_read_pri()
/linux-4.1.27/arch/arm/common/
H A Dscoop.c36 void __iomem *base; member in struct:scoop_dev
48 iowrite16(0x0100, sdev->base + SCOOP_MCR); /* 00 */ reset_scoop()
49 iowrite16(0x0000, sdev->base + SCOOP_CDR); /* 04 */ reset_scoop()
50 iowrite16(0x0000, sdev->base + SCOOP_CCR); /* 10 */ reset_scoop()
51 iowrite16(0x0000, sdev->base + SCOOP_IMR); /* 18 */ reset_scoop()
52 iowrite16(0x00FF, sdev->base + SCOOP_IRM); /* 14 */ reset_scoop()
53 iowrite16(0x0000, sdev->base + SCOOP_ISR); /* 1C */ reset_scoop()
54 iowrite16(0x0000, sdev->base + SCOOP_IRM); reset_scoop()
62 gpwr = ioread16(sdev->base + SCOOP_GPWR); __scoop_gpio_set()
67 iowrite16(gpwr, sdev->base + SCOOP_GPWR); __scoop_gpio_set()
87 return ioread16(sdev->base + SCOOP_GPRR) & (1 << (offset + 1)); scoop_gpio_get()
99 gpcr = ioread16(sdev->base + SCOOP_GPCR); scoop_gpio_direction_input()
101 iowrite16(gpcr, sdev->base + SCOOP_GPCR); scoop_gpio_direction_input()
119 gpcr = ioread16(sdev->base + SCOOP_GPCR); scoop_gpio_direction_output()
121 iowrite16(gpcr, sdev->base + SCOOP_GPCR); scoop_gpio_direction_output()
131 return ioread16(sdev->base + reg); read_scoop_reg()
137 iowrite16(data, sdev->base + reg); write_scoop_reg()
149 mcr = ioread16(sdev->base + SCOOP_MCR); check_scoop_reg()
151 iowrite16(0x0101, sdev->base + SCOOP_MCR); check_scoop_reg()
159 sdev->scoop_gpwr = ioread16(sdev->base + SCOOP_GPWR); scoop_suspend()
160 iowrite16((sdev->scoop_gpwr & ~sdev->suspend_clr) | sdev->suspend_set, sdev->base + SCOOP_GPWR); scoop_suspend()
170 iowrite16(sdev->scoop_gpwr, sdev->base + SCOOP_GPWR); scoop_resume()
196 devptr->base = ioremap(mem->start, resource_size(mem)); scoop_probe()
198 if (!devptr->base) { scoop_probe()
205 printk("Sharp Scoop Device found at 0x%08x -> 0x%8p\n",(unsigned int)mem->start, devptr->base); scoop_probe()
207 iowrite16(0x0140, devptr->base + SCOOP_MCR); scoop_probe()
209 iowrite16(0x0000, devptr->base + SCOOP_CPR); scoop_probe()
210 iowrite16(inf->io_dir & 0xffff, devptr->base + SCOOP_GPCR); scoop_probe()
211 iowrite16(inf->io_out & 0xffff, devptr->base + SCOOP_GPWR); scoop_probe()
216 devptr->gpio.base = -1; scoop_probe()
220 devptr->gpio.base = inf->gpio_base; scoop_probe()
237 iounmap(devptr->base); scoop_probe()
250 if (sdev->gpio.base != -1) scoop_remove()
254 iounmap(sdev->base); scoop_remove()
H A Dlocomo.c69 void __iomem *base; member in struct:locomo
84 * locomo_dev will be set to the chip base plus offset. If offset is
150 req = locomo_readl(lchip->base + LOCOMO_ICR) & 0x0f00; locomo_handler()
172 r = locomo_readl(lchip->base + LOCOMO_ICR); locomo_mask_irq()
174 locomo_writel(r, lchip->base + LOCOMO_ICR); locomo_mask_irq()
181 r = locomo_readl(lchip->base + LOCOMO_ICR); locomo_unmask_irq()
183 locomo_writel(r, lchip->base + LOCOMO_ICR); locomo_unmask_irq()
249 dev->mapbase = lchip->base + info->offset; locomo_init_one_child()
289 save->LCM_GPO = locomo_readl(lchip->base + LOCOMO_GPO); /* GPIO */ locomo_suspend()
290 locomo_writel(0x00, lchip->base + LOCOMO_GPO); locomo_suspend()
291 save->LCM_SPICT = locomo_readl(lchip->base + LOCOMO_SPI + LOCOMO_SPICT); /* SPI */ locomo_suspend()
292 locomo_writel(0x40, lchip->base + LOCOMO_SPI + LOCOMO_SPICT); locomo_suspend()
293 save->LCM_GPE = locomo_readl(lchip->base + LOCOMO_GPE); /* GPIO */ locomo_suspend()
294 locomo_writel(0x00, lchip->base + LOCOMO_GPE); locomo_suspend()
295 save->LCM_ASD = locomo_readl(lchip->base + LOCOMO_ASD); /* ADSTART */ locomo_suspend()
296 locomo_writel(0x00, lchip->base + LOCOMO_ASD); locomo_suspend()
297 save->LCM_SPIMD = locomo_readl(lchip->base + LOCOMO_SPI + LOCOMO_SPIMD); /* SPI */ locomo_suspend()
298 locomo_writel(0x3C14, lchip->base + LOCOMO_SPI + LOCOMO_SPIMD); locomo_suspend()
300 locomo_writel(0x00, lchip->base + LOCOMO_PAIF); locomo_suspend()
301 locomo_writel(0x00, lchip->base + LOCOMO_DAC); locomo_suspend()
302 locomo_writel(0x00, lchip->base + LOCOMO_BACKLIGHT + LOCOMO_TC); locomo_suspend()
304 if ((locomo_readl(lchip->base + LOCOMO_LED + LOCOMO_LPT0) & 0x88) && (locomo_readl(lchip->base + LOCOMO_LED + LOCOMO_LPT1) & 0x88)) locomo_suspend()
305 locomo_writel(0x00, lchip->base + LOCOMO_C32K); /* CLK32 off */ locomo_suspend()
308 locomo_writel(0xc1, lchip->base + LOCOMO_C32K); /* CLK32 on */ locomo_suspend()
310 locomo_writel(0x00, lchip->base + LOCOMO_TADC); /* 18MHz clock off*/ locomo_suspend()
311 locomo_writel(0x00, lchip->base + LOCOMO_AUDIO + LOCOMO_ACC); /* 22MHz/24MHz clock off */ locomo_suspend()
312 locomo_writel(0x00, lchip->base + LOCOMO_FRONTLIGHT + LOCOMO_ALS); /* FL */ locomo_suspend()
332 locomo_writel(save->LCM_GPO, lchip->base + LOCOMO_GPO); locomo_resume()
333 locomo_writel(save->LCM_SPICT, lchip->base + LOCOMO_SPI + LOCOMO_SPICT); locomo_resume()
334 locomo_writel(save->LCM_GPE, lchip->base + LOCOMO_GPE); locomo_resume()
335 locomo_writel(save->LCM_ASD, lchip->base + LOCOMO_ASD); locomo_resume()
336 locomo_writel(save->LCM_SPIMD, lchip->base + LOCOMO_SPI + LOCOMO_SPIMD); locomo_resume()
338 locomo_writel(0x00, lchip->base + LOCOMO_C32K); locomo_resume()
339 locomo_writel(0x90, lchip->base + LOCOMO_TADC); locomo_resume()
341 locomo_writel(0, lchip->base + LOCOMO_KEYBOARD + LOCOMO_KSC); locomo_resume()
342 r = locomo_readl(lchip->base + LOCOMO_KEYBOARD + LOCOMO_KIC); locomo_resume()
344 locomo_writel(r, lchip->base + LOCOMO_KEYBOARD + LOCOMO_KIC); locomo_resume()
345 locomo_writel(0x1, lchip->base + LOCOMO_KEYBOARD + LOCOMO_KCMD); locomo_resume()
394 lchip->base = ioremap(mem->start, PAGE_SIZE); __locomo_probe()
395 if (!lchip->base) { __locomo_probe()
401 locomo_writel(0, lchip->base + LOCOMO_ICR); __locomo_probe()
403 locomo_writel(0, lchip->base + LOCOMO_KEYBOARD + LOCOMO_KIC); __locomo_probe()
406 locomo_writel(0, lchip->base + LOCOMO_GPO); __locomo_probe()
408 , lchip->base + LOCOMO_GPE); __locomo_probe()
410 , lchip->base + LOCOMO_GPD); __locomo_probe()
411 locomo_writel(0, lchip->base + LOCOMO_GIE); __locomo_probe()
414 locomo_writel(0, lchip->base + LOCOMO_FRONTLIGHT + LOCOMO_ALS); __locomo_probe()
415 locomo_writel(0, lchip->base + LOCOMO_FRONTLIGHT + LOCOMO_ALD); __locomo_probe()
418 locomo_writel(0, lchip->base + LOCOMO_LTINT); __locomo_probe()
420 locomo_writel(0, lchip->base + LOCOMO_SPI + LOCOMO_SPIIE); __locomo_probe()
422 locomo_writel(6 + 8 + 320 + 30 - 10, lchip->base + LOCOMO_ASD); __locomo_probe()
423 r = locomo_readl(lchip->base + LOCOMO_ASD); __locomo_probe()
425 locomo_writel(r, lchip->base + LOCOMO_ASD); __locomo_probe()
427 locomo_writel(6 + 8 + 320 + 30 - 10 - 128 + 4, lchip->base + LOCOMO_HSD); __locomo_probe()
428 r = locomo_readl(lchip->base + LOCOMO_HSD); __locomo_probe()
430 locomo_writel(r, lchip->base + LOCOMO_HSD); __locomo_probe()
432 locomo_writel(128 / 8, lchip->base + LOCOMO_HSC); __locomo_probe()
435 locomo_writel(0x80, lchip->base + LOCOMO_TADC); __locomo_probe()
438 r = locomo_readl(lchip->base + LOCOMO_TADC); __locomo_probe()
440 locomo_writel(r, lchip->base + LOCOMO_TADC); __locomo_probe()
444 r = locomo_readl(lchip->base + LOCOMO_DAC); __locomo_probe()
446 locomo_writel(r, lchip->base + LOCOMO_DAC); __locomo_probe()
448 r = locomo_readl(lchip->base + LOCOMO_VER); __locomo_probe()
482 iounmap(lchip->base); __locomo_remove()
551 r = locomo_readl(lchip->base + LOCOMO_GPD); locomo_gpio_set_dir()
556 locomo_writel(r, lchip->base + LOCOMO_GPD); locomo_gpio_set_dir()
558 r = locomo_readl(lchip->base + LOCOMO_GPE); locomo_gpio_set_dir()
563 locomo_writel(r, lchip->base + LOCOMO_GPE); locomo_gpio_set_dir()
579 ret = locomo_readl(lchip->base + LOCOMO_GPL); locomo_gpio_read_level()
597 ret = locomo_readl(lchip->base + LOCOMO_GPO); locomo_gpio_read_output()
616 r = locomo_readl(lchip->base + LOCOMO_GPO); locomo_gpio_write()
621 locomo_writel(r, lchip->base + LOCOMO_GPO); locomo_gpio_write()
668 void *mapbase = lchip->base; locomo_m62332_senddata()
807 locomo_writel(bpwf, lchip->base + LOCOMO_FRONTLIGHT + LOCOMO_ALS); locomo_frontlight_set()
809 locomo_writel(duty, lchip->base + LOCOMO_FRONTLIGHT + LOCOMO_ALD); locomo_frontlight_set()
810 locomo_writel(bpwf | LOCOMO_ALC_EN, lchip->base + LOCOMO_FRONTLIGHT + LOCOMO_ALS); locomo_frontlight_set()
/linux-4.1.27/drivers/leds/
H A Dleds-versatile.c17 void __iomem *base; member in struct:versatile_led
45 u32 reg = readl(led->base); versatile_led_set()
51 writel(reg, led->base); versatile_led_set()
58 u32 reg = readl(led->base); versatile_led_get()
67 void __iomem *base; versatile_leds_probe() local
70 base = devm_ioremap_resource(&dev->dev, res); versatile_leds_probe()
71 if (IS_ERR(base)) versatile_leds_probe()
72 return PTR_ERR(base); versatile_leds_probe()
75 writel(0, base); versatile_leds_probe()
83 led->base = base; versatile_leds_probe()
/linux-4.1.27/arch/x86/kernel/cpu/mtrr/
H A Dif.c38 mtrr_file_add(unsigned long base, unsigned long size, mtrr_file_add() argument
52 if ((base & (PAGE_SIZE - 1)) || (size & (PAGE_SIZE - 1))) mtrr_file_add()
54 base >>= PAGE_SHIFT; mtrr_file_add()
57 reg = mtrr_add_page(base, size, type, true); mtrr_file_add()
64 mtrr_file_del(unsigned long base, unsigned long size, mtrr_file_del() argument
71 if ((base & (PAGE_SIZE - 1)) || (size & (PAGE_SIZE - 1))) mtrr_file_del()
73 base >>= PAGE_SHIFT; mtrr_file_del()
76 reg = mtrr_del_page(-1, base, size); mtrr_file_del()
91 * "base=%Lx size=%Lx type=%s" or "disable=%d"
98 unsigned long long base, size; mtrr_write() local
134 if (strncmp(line, "base=", 5)) mtrr_write()
137 base = simple_strtoull(line + 5, &ptr, 0); mtrr_write()
144 if ((base & 0xfff) || (size & 0xfff)) mtrr_write()
155 base >>= PAGE_SHIFT; mtrr_write()
157 err = mtrr_add_page((unsigned long)base, (unsigned long)size, i, true); mtrr_write()
170 unsigned long base; mtrr_ioctl() local
205 err = get_user(sentry.base, &s32->base); mtrr_ioctl()
218 err |= get_user(gentry.base, &g32->base); mtrr_ioctl()
238 mtrr_file_add(sentry.base, sentry.size, sentry.type, true, mtrr_ioctl()
247 err = mtrr_add(sentry.base, sentry.size, sentry.type, false); mtrr_ioctl()
255 err = mtrr_file_del(sentry.base, sentry.size, file, 0); mtrr_ioctl()
263 err = mtrr_del(-1, sentry.base, sentry.size); mtrr_ioctl()
271 mtrr_if->get(gentry.regnum, &base, &size, &type); mtrr_ioctl()
274 if (base + size - 1 >= (1UL << (8 * sizeof(gentry.size) - PAGE_SHIFT)) mtrr_ioctl()
276 gentry.base = gentry.size = gentry.type = 0; mtrr_ioctl()
278 gentry.base = base << PAGE_SHIFT; mtrr_ioctl()
291 mtrr_file_add(sentry.base, sentry.size, sentry.type, true, mtrr_ioctl()
301 mtrr_add_page(sentry.base, sentry.size, sentry.type, false); mtrr_ioctl()
309 err = mtrr_file_del(sentry.base, sentry.size, file, 1); mtrr_ioctl()
317 err = mtrr_del_page(-1, sentry.base, sentry.size); mtrr_ioctl()
325 mtrr_if->get(gentry.regnum, &base, &size, &type); mtrr_ioctl()
328 gentry.base = gentry.size = gentry.type = 0; mtrr_ioctl()
330 gentry.base = base; mtrr_ioctl()
352 err = put_user(gentry.base, &g32->base); mtrr_ioctl()
409 unsigned long base, size; mtrr_seq_show() local
413 mtrr_if->get(i, &base, &size, &type); mtrr_seq_show()
427 seq_printf(seq, "reg%02i: base=0x%06lx000 (%5luMB), size=%5lu%cB, count=%d: %s\n", mtrr_seq_show()
428 i, base, base >> (20 - PAGE_SHIFT), mtrr_seq_show()
/linux-4.1.27/drivers/gpu/drm/ttm/
H A Dttm_object.c56 * for fast lookup of ref objects given a base object.
114 * that way, one can easily detect whether a base object is referenced by
116 * multiple ref objects if a ttm_object_file references the same base
158 struct ttm_base_object *base, ttm_base_object_init()
168 base->shareable = shareable; ttm_base_object_init()
169 base->tfile = ttm_object_file_ref(tfile); ttm_base_object_init()
170 base->refcount_release = refcount_release; ttm_base_object_init()
171 base->ref_obj_release = ref_obj_release; ttm_base_object_init()
172 base->object_type = object_type; ttm_base_object_init()
173 kref_init(&base->refcount); ttm_base_object_init()
176 &base->hash, ttm_base_object_init()
177 (unsigned long)base, 31, 0, 0); ttm_base_object_init()
182 ret = ttm_ref_object_add(tfile, base, TTM_REF_USAGE, NULL); ttm_base_object_init()
186 ttm_base_object_unref(&base); ttm_base_object_init()
191 (void)drm_ht_remove_item_rcu(&tdev->object_hash, &base->hash); ttm_base_object_init()
200 struct ttm_base_object *base = ttm_release_base() local
202 struct ttm_object_device *tdev = base->tfile->tdev; ttm_release_base()
205 (void)drm_ht_remove_item_rcu(&tdev->object_hash, &base->hash); ttm_release_base()
214 ttm_object_file_unref(&base->tfile); ttm_release_base()
215 if (base->refcount_release) ttm_release_base()
216 base->refcount_release(&base); ttm_release_base()
221 struct ttm_base_object *base = *p_base; ttm_base_object_unref() local
225 kref_put(&base->refcount, ttm_release_base); ttm_base_object_unref()
232 struct ttm_base_object *base = NULL; ttm_base_object_lookup() local
241 base = drm_hash_entry(hash, struct ttm_ref_object, hash)->obj; ttm_base_object_lookup()
242 if (!kref_get_unless_zero(&base->refcount)) ttm_base_object_lookup()
243 base = NULL; ttm_base_object_lookup()
247 return base; ttm_base_object_lookup()
254 struct ttm_base_object *base = NULL; ttm_base_object_lookup_for_ref() local
263 base = drm_hash_entry(hash, struct ttm_base_object, hash); ttm_base_object_lookup_for_ref()
264 if (!kref_get_unless_zero(&base->refcount)) ttm_base_object_lookup_for_ref()
265 base = NULL; ttm_base_object_lookup_for_ref()
269 return base; ttm_base_object_lookup_for_ref()
275 * (has opened) a base object.
278 * @base: Pointer to a struct base object.
281 * reference object on the base object identified by @base.
284 struct ttm_base_object *base) ttm_ref_object_exists()
291 if (unlikely(drm_ht_find_item_rcu(ht, base->hash.key, &hash) != 0)) ttm_ref_object_exists()
295 * Verify that the ref object is really pointing to our base object. ttm_ref_object_exists()
296 * Our base object could actually be dead, and the ref object pointing ttm_ref_object_exists()
297 * to another base object with the same handle. ttm_ref_object_exists()
300 if (unlikely(base != ref->obj)) ttm_ref_object_exists()
320 struct ttm_base_object *base, ttm_ref_object_add()
329 if (base->tfile != tfile && !base->shareable) ttm_ref_object_add()
337 ret = drm_ht_find_item_rcu(ht, base->hash.key, &hash); ttm_ref_object_add()
358 ref->hash.key = base->hash.key; ttm_ref_object_add()
359 ref->obj = base; ttm_ref_object_add()
369 kref_get(&base->refcount); ttm_ref_object_add()
391 struct ttm_base_object *base = ref->obj; ttm_ref_object_release() local
401 if (ref->ref_type != TTM_REF_USAGE && base->ref_obj_release) ttm_ref_object_release()
402 base->ref_obj_release(base, ref->ref_type); ttm_ref_object_release()
565 * This function is called when all references to the base object we
570 struct ttm_base_object *base = *p_base; ttm_prime_refcount_release() local
574 prime = container_of(base, struct ttm_prime_object, base); ttm_prime_refcount_release()
578 prime->refcount_release(&base); ttm_prime_refcount_release()
588 * and finally releases the reference the dma_buf has on our base
595 struct ttm_base_object *base = &prime->base; ttm_prime_dmabuf_release() local
596 struct ttm_object_device *tdev = base->tfile->tdev; ttm_prime_dmabuf_release()
605 ttm_base_object_unref(&base); ttm_prime_dmabuf_release()
609 * ttm_prime_fd_to_handle - Get a base object handle from a prime fd
625 struct ttm_base_object *base; ttm_prime_fd_to_handle() local
636 base = &prime->base; ttm_prime_fd_to_handle()
637 *handle = base->hash.key; ttm_prime_fd_to_handle()
638 ret = ttm_ref_object_add(tfile, base, TTM_REF_USAGE, NULL); ttm_prime_fd_to_handle()
660 struct ttm_base_object *base; ttm_prime_handle_to_fd() local
665 base = ttm_base_object_lookup(tfile, handle); ttm_prime_handle_to_fd()
666 if (unlikely(base == NULL || ttm_prime_handle_to_fd()
667 base->object_type != ttm_prime_type)) { ttm_prime_handle_to_fd()
672 prime = container_of(base, struct ttm_prime_object, base); ttm_prime_handle_to_fd()
673 if (unlikely(!base->shareable)) { ttm_prime_handle_to_fd()
713 * dma_buf has taken the base object reference ttm_prime_handle_to_fd()
715 base = NULL; ttm_prime_handle_to_fd()
728 if (base) ttm_prime_handle_to_fd()
729 ttm_base_object_unref(&base); ttm_prime_handle_to_fd()
760 return ttm_base_object_init(tfile, &prime->base, shareable, ttm_prime_object_init()
157 ttm_base_object_init(struct ttm_object_file *tfile, struct ttm_base_object *base, bool shareable, enum ttm_object_type object_type, void (*refcount_release) (struct ttm_base_object **), void (*ref_obj_release) (struct ttm_base_object *, enum ttm_ref_type ref_type)) ttm_base_object_init() argument
283 ttm_ref_object_exists(struct ttm_object_file *tfile, struct ttm_base_object *base) ttm_ref_object_exists() argument
319 ttm_ref_object_add(struct ttm_object_file *tfile, struct ttm_base_object *base, enum ttm_ref_type ref_type, bool *existed) ttm_ref_object_add() argument
/linux-4.1.27/net/sunrpc/
H A Dsocklib.c67 * @base: starting offset
72 ssize_t xdr_partial_copy_from_skb(struct xdr_buf *xdr, unsigned int base, struct xdr_skb_reader *desc, xdr_skb_read_actor copy_actor) xdr_partial_copy_from_skb() argument
80 if (base < len) { xdr_partial_copy_from_skb()
81 len -= base; xdr_partial_copy_from_skb()
82 ret = copy_actor(desc, (char *)xdr->head[0].iov_base + base, len); xdr_partial_copy_from_skb()
86 base = 0; xdr_partial_copy_from_skb()
88 base -= len; xdr_partial_copy_from_skb()
92 if (unlikely(base >= pglen)) { xdr_partial_copy_from_skb()
93 base -= pglen; xdr_partial_copy_from_skb()
96 if (base || xdr->page_base) { xdr_partial_copy_from_skb()
97 pglen -= base; xdr_partial_copy_from_skb()
98 base += xdr->page_base; xdr_partial_copy_from_skb()
99 ppage += base >> PAGE_CACHE_SHIFT; xdr_partial_copy_from_skb()
100 base &= ~PAGE_CACHE_MASK; xdr_partial_copy_from_skb()
118 if (base) { xdr_partial_copy_from_skb()
119 len -= base; xdr_partial_copy_from_skb()
122 ret = copy_actor(desc, kaddr + base, len); xdr_partial_copy_from_skb()
123 base = 0; xdr_partial_copy_from_skb()
138 if (base < len) xdr_partial_copy_from_skb()
139 copied += copy_actor(desc, (char *)xdr->tail[0].iov_base + base, len - base); xdr_partial_copy_from_skb()
/linux-4.1.27/drivers/gpio/
H A Dgpio-samsung.c46 void __iomem *reg = chip->base + 0x08; samsung_gpio_setpull_updown()
61 void __iomem *reg = chip->base + 0x08; samsung_gpio_getpull_updown()
115 void __iomem *reg = chip->base + 0x08; s3c24xx_gpio_setpull_1()
133 void __iomem *reg = chip->base + 0x08; s3c24xx_gpio_getpull_1()
181 void __iomem *reg = chip->base; samsung_gpio_setcfg_2bit()
216 con = __raw_readl(chip->base); samsung_gpio_getcfg_2bit()
244 void __iomem *reg = chip->base; samsung_gpio_setcfg_4bit()
279 void __iomem *reg = chip->base; samsung_gpio_getcfg_4bit()
309 void __iomem *reg = chip->base; s3c24xx_gpio_setcfg_abank()
349 con = __raw_readl(chip->base); s3c24xx_gpio_getcfg_abank()
424 * base + 0x00: Control register, 2 bits per gpio
427 * base + 0x04: Data register, 1 bit per gpio
434 void __iomem *base = ourchip->base; samsung_gpiolib_2bit_input() local
440 con = __raw_readl(base + 0x00); samsung_gpiolib_2bit_input()
443 __raw_writel(con, base + 0x00); samsung_gpiolib_2bit_input()
453 void __iomem *base = ourchip->base; samsung_gpiolib_2bit_output() local
460 dat = __raw_readl(base + 0x04); samsung_gpiolib_2bit_output()
464 __raw_writel(dat, base + 0x04); samsung_gpiolib_2bit_output()
466 con = __raw_readl(base + 0x00); samsung_gpiolib_2bit_output()
470 __raw_writel(con, base + 0x00); samsung_gpiolib_2bit_output()
471 __raw_writel(dat, base + 0x04); samsung_gpiolib_2bit_output()
482 * base + 0x00: Control register, 4 bits per gpio
485 * base + 0x04: Data register, 1 bit per gpio
488 * Note, since the data register is one bit per gpio and is at base + 0x4
497 void __iomem *base = ourchip->base; samsung_gpiolib_4bit_input() local
500 con = __raw_readl(base + GPIOCON_OFF); samsung_gpiolib_4bit_input()
505 __raw_writel(con, base + GPIOCON_OFF); samsung_gpiolib_4bit_input()
507 pr_debug("%s: %p: CON now %08lx\n", __func__, base, con); samsung_gpiolib_4bit_input()
516 void __iomem *base = ourchip->base; samsung_gpiolib_4bit_output() local
520 con = __raw_readl(base + GPIOCON_OFF); samsung_gpiolib_4bit_output()
524 dat = __raw_readl(base + GPIODAT_OFF); samsung_gpiolib_4bit_output()
531 __raw_writel(dat, base + GPIODAT_OFF); samsung_gpiolib_4bit_output()
532 __raw_writel(con, base + GPIOCON_OFF); samsung_gpiolib_4bit_output()
533 __raw_writel(dat, base + GPIODAT_OFF); samsung_gpiolib_4bit_output()
535 pr_debug("%s: %p: CON %08lx, DAT %08lx\n", __func__, base, con, dat); samsung_gpiolib_4bit_output()
548 * base + 0x00: Control register, 4 bits per gpio (lower 8 GPIOs)
551 * base + 0x04: Control register, 4 bits per gpio (up to 8 additions GPIOs)
554 * base + 0x08: Data register, 1 bit per gpio
558 * routines we store the 'base + 0x4' address so that these routines see
559 * the data register at ourchip->base + 0x04.
566 void __iomem *base = ourchip->base; samsung_gpiolib_4bit2_input() local
567 void __iomem *regcon = base; samsung_gpiolib_4bit2_input()
579 pr_debug("%s: %p: CON %08lx\n", __func__, base, con); samsung_gpiolib_4bit2_input()
588 void __iomem *base = ourchip->base; samsung_gpiolib_4bit2_output() local
589 void __iomem *regcon = base; samsung_gpiolib_4bit2_output()
603 dat = __raw_readl(base + GPIODAT_OFF); samsung_gpiolib_4bit2_output()
610 __raw_writel(dat, base + GPIODAT_OFF); samsung_gpiolib_4bit2_output()
612 __raw_writel(dat, base + GPIODAT_OFF); samsung_gpiolib_4bit2_output()
614 pr_debug("%s: %p: CON %08lx, DAT %08lx\n", __func__, base, con, dat); samsung_gpiolib_4bit2_output()
631 void __iomem *base = ourchip->base; s3c24xx_gpiolib_banka_output() local
638 con = __raw_readl(base + 0x00); s3c24xx_gpiolib_banka_output()
639 dat = __raw_readl(base + 0x04); s3c24xx_gpiolib_banka_output()
645 __raw_writel(dat, base + 0x04); s3c24xx_gpiolib_banka_output()
649 __raw_writel(con, base + 0x00); s3c24xx_gpiolib_banka_output()
650 __raw_writel(dat, base + 0x04); s3c24xx_gpiolib_banka_output()
661 void __iomem *base = ourchip->base; samsung_gpiolib_set() local
667 dat = __raw_readl(base + 0x04); samsung_gpiolib_set()
671 __raw_writel(dat, base + 0x04); samsung_gpiolib_set()
681 val = __raw_readl(ourchip->base + 0x04); samsung_gpiolib_get()
708 gpn = chip->chip.base; s3c_gpiolib_track()
731 BUG_ON(!chip->base); samsung_gpiolib_add()
762 int nr_chips, void __iomem *base) s3c24xx_gpiolib_add_chips()
769 if (chip->chip.base >= S3C_GPIO_END) s3c24xx_gpiolib_add_chips()
776 if ((base != NULL) && (chip->base == NULL)) s3c24xx_gpiolib_add_chips()
777 chip->base = base + ((i) * 0x10); s3c24xx_gpiolib_add_chips()
789 int nr_chips, void __iomem *base, samsung_gpiolib_add_2bit_chips()
802 if ((base != NULL) && (chip->base == NULL)) samsung_gpiolib_add_2bit_chips()
803 chip->base = base + ((i) * offset); samsung_gpiolib_add_2bit_chips()
826 int nr_chips, void __iomem *base) samsung_gpiolib_add_4bit_chips()
838 if ((base != NULL) && (chip->base == NULL)) samsung_gpiolib_add_4bit_chips()
839 chip->base = base + ((i) * 0x20); samsung_gpiolib_add_4bit_chips()
904 .base = S3C2410_GPA(0),
913 .base = S3C2410_GPB(0),
920 .base = S3C2410_GPC(0),
927 .base = S3C2410_GPD(0),
934 .base = S3C2410_GPE(0),
941 .base = S3C2410_GPF(0),
950 .base = S3C2410_GPG(0),
958 .base = S3C2410_GPH(0),
966 .base = S3C2440_GPJCON,
968 .base = S3C2410_GPJ(0),
974 .base = S3C2443_GPKCON,
976 .base = S3C2410_GPK(0),
982 .base = S3C2443_GPLCON,
984 .base = S3C2410_GPL(0),
990 .base = S3C2443_GPMCON,
992 .base = S3C2410_GPM(0),
1031 .base = S3C64XX_GPA(0),
1037 .base = S3C64XX_GPB(0),
1043 .base = S3C64XX_GPC(0),
1049 .base = S3C64XX_GPD(0),
1056 .base = S3C64XX_GPE(0),
1061 .base = S3C64XX_GPG_BASE,
1063 .base = S3C64XX_GPG(0),
1068 .base = S3C64XX_GPM_BASE,
1071 .base = S3C64XX_GPM(0),
1083 .base = S3C64XX_GPH_BASE + 0x4,
1085 .base = S3C64XX_GPH(0),
1090 .base = S3C64XX_GPK_BASE + 0x4,
1093 .base = S3C64XX_GPK(0),
1098 .base = S3C64XX_GPL_BASE + 0x4,
1101 .base = S3C64XX_GPL(0),
1113 .base = S3C64XX_GPF_BASE,
1116 .base = S3C64XX_GPF(0),
1123 .base = S3C64XX_GPI(0),
1130 .base = S3C64XX_GPJ(0),
1137 .base = S3C64XX_GPO(0),
1144 .base = S3C64XX_GPP(0),
1151 .base = S3C64XX_GPQ(0),
1156 .base = S3C64XX_GPN_BASE,
1160 .base = S3C64XX_GPN(0),
1214 offset = pin - chip->chip.base; s3c_gpio_cfgpin()
1263 offset = pin - chip->chip.base; s3c_gpio_getcfg()
1283 offset = pin - chip->chip.base; s3c_gpio_setpull()
1301 offset = pin - chip->chip.base; s3c_gpio_getpull()
761 s3c24xx_gpiolib_add_chips(struct samsung_gpio_chip *chip, int nr_chips, void __iomem *base) s3c24xx_gpiolib_add_chips() argument
788 samsung_gpiolib_add_2bit_chips(struct samsung_gpio_chip *chip, int nr_chips, void __iomem *base, unsigned int offset) samsung_gpiolib_add_2bit_chips() argument
825 samsung_gpiolib_add_4bit_chips(struct samsung_gpio_chip *chip, int nr_chips, void __iomem *base) samsung_gpiolib_add_4bit_chips() argument
H A Dgpio-pl061.c53 void __iomem *base; member in struct:pl061_gpio
69 int gpio = gc->base + offset; pl061_gpio_request()
79 int gpio = gc->base + offset; pl061_gpio_free()
95 gpiodir = readb(chip->base + GPIODIR); pl061_direction_input()
97 writeb(gpiodir, chip->base + GPIODIR); pl061_direction_input()
114 writeb(!!value << offset, chip->base + (BIT(offset + 2))); pl061_direction_output()
115 gpiodir = readb(chip->base + GPIODIR); pl061_direction_output()
117 writeb(gpiodir, chip->base + GPIODIR); pl061_direction_output()
123 writeb(!!value << offset, chip->base + (BIT(offset + 2))); pl061_direction_output()
133 return !!readb(chip->base + (BIT(offset + 2))); pl061_get_value()
140 writeb(!!value << offset, chip->base + (BIT(offset + 2))); pl061_set_value()
157 gpioiev = readb(chip->base + GPIOIEV); pl061_irq_type()
158 gpiois = readb(chip->base + GPIOIS); pl061_irq_type()
159 gpioibe = readb(chip->base + GPIOIBE); pl061_irq_type()
181 writeb(gpiois, chip->base + GPIOIS); pl061_irq_type()
182 writeb(gpioibe, chip->base + GPIOIBE); pl061_irq_type()
183 writeb(gpioiev, chip->base + GPIOIEV); pl061_irq_type()
200 pending = readb(chip->base + GPIOMIS); pl061_irq_handler()
201 writeb(pending, chip->base + GPIOIC); pl061_irq_handler()
219 gpioie = readb(chip->base + GPIOIE) & ~mask; pl061_irq_mask()
220 writeb(gpioie, chip->base + GPIOIE); pl061_irq_mask()
232 gpioie = readb(chip->base + GPIOIE) | mask; pl061_irq_unmask()
233 writeb(gpioie, chip->base + GPIOIE); pl061_irq_unmask()
256 chip->gc.base = pdata->gpio_base; pl061_probe()
259 dev_err(&adev->dev, "invalid IRQ base in pdata\n"); pl061_probe()
263 chip->gc.base = -1; pl061_probe()
267 chip->base = devm_ioremap_resource(dev, &adev->res); pl061_probe()
268 if (IS_ERR(chip->base)) pl061_probe()
269 return PTR_ERR(chip->base); pl061_probe()
293 writeb(0, chip->base + GPIOIE); /* disable irqs */ pl061_probe()
334 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR); pl061_suspend()
335 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS); pl061_suspend()
336 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE); pl061_suspend()
337 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV); pl061_suspend()
338 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE); pl061_suspend()
363 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS); pl061_resume()
364 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE); pl061_resume()
365 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV); pl061_resume()
366 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE); pl061_resume()
H A Dgpio-mb86s7x.c42 void __iomem *base; member in struct:mb86s70_gpio_chip
60 val = readl(gchip->base + PFR(gpio)); mb86s70_gpio_request()
67 writel(val, gchip->base + PFR(gpio)); mb86s70_gpio_request()
82 val = readl(gchip->base + PFR(gpio)); mb86s70_gpio_free()
84 writel(val, gchip->base + PFR(gpio)); mb86s70_gpio_free()
97 val = readl(gchip->base + DDR(gpio)); mb86s70_gpio_direction_input()
99 writel(val, gchip->base + DDR(gpio)); mb86s70_gpio_direction_input()
115 val = readl(gchip->base + PDR(gpio)); mb86s70_gpio_direction_output()
120 writel(val, gchip->base + PDR(gpio)); mb86s70_gpio_direction_output()
122 val = readl(gchip->base + DDR(gpio)); mb86s70_gpio_direction_output()
124 writel(val, gchip->base + DDR(gpio)); mb86s70_gpio_direction_output()
135 return !!(readl(gchip->base + PDR(gpio)) & OFFSET(gpio)); mb86s70_gpio_get()
146 val = readl(gchip->base + PDR(gpio)); mb86s70_gpio_set()
151 writel(val, gchip->base + PDR(gpio)); mb86s70_gpio_set()
169 gchip->base = devm_ioremap_resource(&pdev->dev, res); mb86s70_gpio_probe()
170 if (IS_ERR(gchip->base)) mb86s70_gpio_probe()
171 return PTR_ERR(gchip->base); mb86s70_gpio_probe()
191 gchip->gc.base = -1; mb86s70_gpio_probe()
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/engine/gr/
H A Dnv20.h6 struct nvkm_gr base; member in struct:nv20_gr_priv
11 struct nvkm_gr_chan base; member in struct:nv20_gr_chan
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/subdev/bus/
H A Dnv04.h6 struct nvkm_bus base; member in struct:nv04_bus_priv
16 struct nvkm_oclass base; member in struct:nv04_bus_impl
/linux-4.1.27/drivers/clk/mmp/
H A Dclk-apmu.c24 void __iomem *base; member in struct:clk_apmu
39 data = readl_relaxed(apmu->base) | apmu->enable_mask; clk_apmu_enable()
40 writel_relaxed(data, apmu->base); clk_apmu_enable()
57 data = readl_relaxed(apmu->base) & ~apmu->enable_mask; clk_apmu_disable()
58 writel_relaxed(data, apmu->base); clk_apmu_disable()
70 void __iomem *base, u32 enable_mask, spinlock_t *lock) mmp_clk_register_apmu()
86 apmu->base = base; mmp_clk_register_apmu()
69 mmp_clk_register_apmu(const char *name, const char *parent_name, void __iomem *base, u32 enable_mask, spinlock_t *lock) mmp_clk_register_apmu() argument
H A Dclk-apbc.c30 void __iomem *base; member in struct:clk_apbc
49 data = readl_relaxed(apbc->base); clk_apbc_prepare()
53 writel_relaxed(data, apbc->base); clk_apbc_prepare()
63 data = readl_relaxed(apbc->base); clk_apbc_prepare()
65 writel_relaxed(data, apbc->base); clk_apbc_prepare()
76 data = readl_relaxed(apbc->base); clk_apbc_prepare()
78 writel_relaxed(data, apbc->base); clk_apbc_prepare()
96 data = readl_relaxed(apbc->base); clk_apbc_unprepare()
100 writel_relaxed(data, apbc->base); clk_apbc_unprepare()
110 data = readl_relaxed(apbc->base); clk_apbc_unprepare()
112 writel_relaxed(data, apbc->base); clk_apbc_unprepare()
124 void __iomem *base, unsigned int delay, mmp_clk_register_apbc()
141 apbc->base = base; mmp_clk_register_apbc()
123 mmp_clk_register_apbc(const char *name, const char *parent_name, void __iomem *base, unsigned int delay, unsigned int apbc_flags, spinlock_t *lock) mmp_clk_register_apbc() argument
/linux-4.1.27/drivers/video/fbdev/matrox/
H A Dmatroxfb_crtc2.h15 unsigned long base; /* physical */ member in struct:matroxfb_dh_fb_info::__anon10566
24 unsigned long base; member in struct:matroxfb_dh_fb_info::__anon10567
/linux-4.1.27/arch/c6x/kernel/
H A Ddevicetree.c15 void __init early_init_dt_add_memory_arch(u64 base, u64 size) early_init_dt_add_memory_arch() argument
17 c6x_add_memory(base, size); early_init_dt_add_memory_arch()
/linux-4.1.27/drivers/scsi/arm/
H A Doak.c24 #define NCR5380_setup(host) _base = priv(host)->base
33 void __iomem *base
46 void __iomem *base = priv(instance)->base; NCR5380_pwrite() local
54 while (((status = readw(base + STAT)) & 0x100)==0); NCR5380_pwrite()
61 void __iomem *base = priv(instance)->base; NCR5380_pread() local
70 while (((status = readw(base + STAT)) & 0x100)==0) NCR5380_pread()
82 readsw(base + DATA, addr, 128); NCR5380_pread()
88 b = (unsigned long) readw(base + DATA); NCR5380_pread()
135 priv(host)->base = ioremap(ecard_resource_start(ec, ECARD_RES_MEMC), oakscsi_probe()
137 if (!priv(host)->base) { oakscsi_probe()
155 iounmap(priv(host)->base); oakscsi_probe()
172 iounmap(priv(host)->base); oakscsi_remove()
H A Dcumana_1.c33 void __iomem *base; \
55 writeb(0x02, priv(host)->base + CTRL); NCR5380_pwrite()
61 status = readb(priv(host)->base + STAT); NCR5380_pwrite()
80 writeb(0x12, priv(host)->base + CTRL); NCR5380_pwrite()
85 status = readb(priv(host)->base + STAT); NCR5380_pwrite()
95 status = readb(priv(host)->base + STAT); NCR5380_pwrite()
106 writeb(priv(host)->ctrl | 0x40, priv(host)->base + CTRL); NCR5380_pwrite()
118 writeb(0x00, priv(host)->base + CTRL); NCR5380_pread()
123 status = readb(priv(host)->base + STAT); NCR5380_pread()
142 writeb(0x10, priv(host)->base + CTRL); NCR5380_pread()
147 status = readb(priv(host)->base + STAT); NCR5380_pread()
157 status = readb(priv(host)->base + STAT); NCR5380_pread()
168 writeb(priv(host)->ctrl | 0x40, priv(host)->base + CTRL); NCR5380_pread()
174 void __iomem *base = priv(host)->base; cumanascsi_read() local
177 writeb(0, base + CTRL); cumanascsi_read()
179 val = readb(base + 0x2100 + (reg << 2)); cumanascsi_read()
182 writeb(0x40, base + CTRL); cumanascsi_read()
189 void __iomem *base = priv(host)->base; cumanascsi_write() local
191 writeb(0, base + CTRL); cumanascsi_write()
193 writeb(value, base + 0x2100 + (reg << 2)); cumanascsi_write()
196 writeb(0x40, base + CTRL); cumanascsi_write()
232 priv(host)->base = ioremap(ecard_resource_start(ec, ECARD_RES_IOCSLOW), cumanascsi1_probe()
236 if (!priv(host)->base || !priv(host)->dma) { cumanascsi1_probe()
246 writeb(0, priv(host)->base + CTRL); cumanascsi1_probe()
272 iounmap(priv(host)->base); cumanascsi1_probe()
290 iounmap(priv(host)->base); cumanascsi1_remove()
/linux-4.1.27/drivers/pcmcia/
H A Drsrc_iodyn.c59 unsigned long base, int num, __iodyn_find_io_region()
65 unsigned long min = base; __iodyn_find_io_region()
69 data.offset = base & data.mask; __iodyn_find_io_region()
88 unsigned int *base, unsigned int num, iodyn_find_io()
101 if (!*base) iodyn_find_io()
104 if ((s->io[i].res->start & (align-1)) == *base) iodyn_find_io()
120 res = s->io[i].res = __iodyn_find_io_region(s, *base, iodyn_find_io()
125 *base = res->start; iodyn_find_io()
136 if ((*base == 0) || (*base == try)) { iodyn_find_io()
140 *base = try; iodyn_find_io()
148 if ((*base == 0) || (*base == try)) { iodyn_find_io()
153 *base = try; iodyn_find_io()
58 __iodyn_find_io_region(struct pcmcia_socket *s, unsigned long base, int num, unsigned long align) __iodyn_find_io_region() argument
87 iodyn_find_io(struct pcmcia_socket *s, unsigned int attr, unsigned int *base, unsigned int num, unsigned int align, struct resource **parent) iodyn_find_io() argument
/linux-4.1.27/arch/x86/platform/intel-quark/
H A Dimr_selftest.c58 phys_addr_t base = virt_to_phys(&_text); imr_self_test() local
59 size_t size = virt_to_phys(&__end_rodata) - base; imr_self_test()
68 ret = imr_add_range(base, size, IMR_CPU, IMR_CPU, false); imr_self_test()
69 imr_self_test_result(ret < 0, fmt_over, __va(base), __va(base + size)); imr_self_test()
71 /* Test overlap with base inside of existing. */ imr_self_test()
72 base += size - IMR_ALIGN; imr_self_test()
73 ret = imr_add_range(base, size, IMR_CPU, IMR_CPU, false); imr_self_test()
74 imr_self_test_result(ret < 0, fmt_over, __va(base), __va(base + size)); imr_self_test()
77 base -= size + IMR_ALIGN * 2; imr_self_test()
78 ret = imr_add_range(base, size, IMR_CPU, IMR_CPU, false); imr_self_test()
79 imr_self_test_result(ret < 0, fmt_over, __va(base), __va(base + size)); imr_self_test()
/linux-4.1.27/arch/x86/realmode/
H A Dinit.c14 unsigned char *base; reserve_real_mode() local
22 base = __va(mem); reserve_real_mode()
24 real_mode_header = (struct real_mode_header *) base; reserve_real_mode()
26 base, (unsigned long long)mem, size); reserve_real_mode()
34 unsigned char *base; setup_real_mode() local
43 base = (unsigned char *)real_mode_header; setup_real_mode()
45 memcpy(base, real_mode_blob, size); setup_real_mode()
47 phys_base = __pa(base); setup_real_mode()
55 u16 *seg = (u16 *) (base + *rel++); setup_real_mode()
62 u32 *ptr = (u32 *) (base + *rel++); setup_real_mode()
102 unsigned char *base = (unsigned char *) real_mode_header; set_real_mode_permissions() local
107 __pa(base); set_real_mode_permissions()
116 set_memory_nx((unsigned long) base, size >> PAGE_SHIFT); set_real_mode_permissions()
117 set_memory_ro((unsigned long) base, ro_size >> PAGE_SHIFT); set_real_mode_permissions()
/linux-4.1.27/drivers/pnp/pnpbios/
H A Drsparser.c17 #include "../base.h"
252 resource_size_t base, len; pnpbios_parse_fixed_mem32_option() local
255 base = (p[7] << 24) | (p[6] << 16) | (p[5] << 8) | p[4]; pnpbios_parse_fixed_mem32_option()
258 pnp_register_mem_resource(dev, option_flags, base, base, 0, len, flags); pnpbios_parse_fixed_mem32_option()
307 resource_size_t base, len; pnpbios_parse_fixed_port_option() local
309 base = (p[2] << 8) | p[1]; pnpbios_parse_fixed_port_option()
311 pnp_register_port_resource(dev, option_flags, base, base, 0, len, pnpbios_parse_fixed_port_option()
503 unsigned long base; pnpbios_encode_mem() local
507 base = res->start; pnpbios_encode_mem()
510 base = 0; pnpbios_encode_mem()
514 p[4] = (base >> 8) & 0xff; pnpbios_encode_mem()
515 p[5] = ((base >> 8) >> 8) & 0xff; pnpbios_encode_mem()
516 p[6] = (base >> 8) & 0xff; pnpbios_encode_mem()
517 p[7] = ((base >> 8) >> 8) & 0xff; pnpbios_encode_mem()
521 pnp_dbg(&dev->dev, " encode mem %#lx-%#lx\n", base, base + len - 1); pnpbios_encode_mem()
527 unsigned long base; pnpbios_encode_mem32() local
531 base = res->start; pnpbios_encode_mem32()
534 base = 0; pnpbios_encode_mem32()
538 p[4] = base & 0xff; pnpbios_encode_mem32()
539 p[5] = (base >> 8) & 0xff; pnpbios_encode_mem32()
540 p[6] = (base >> 16) & 0xff; pnpbios_encode_mem32()
541 p[7] = (base >> 24) & 0xff; pnpbios_encode_mem32()
542 p[8] = base & 0xff; pnpbios_encode_mem32()
543 p[9] = (base >> 8) & 0xff; pnpbios_encode_mem32()
544 p[10] = (base >> 16) & 0xff; pnpbios_encode_mem32()
545 p[11] = (base >> 24) & 0xff; pnpbios_encode_mem32()
551 pnp_dbg(&dev->dev, " encode mem32 %#lx-%#lx\n", base, base + len - 1); pnpbios_encode_mem32()
557 unsigned long base; pnpbios_encode_fixed_mem32() local
561 base = res->start; pnpbios_encode_fixed_mem32()
564 base = 0; pnpbios_encode_fixed_mem32()
568 p[4] = base & 0xff; pnpbios_encode_fixed_mem32()
569 p[5] = (base >> 8) & 0xff; pnpbios_encode_fixed_mem32()
570 p[6] = (base >> 16) & 0xff; pnpbios_encode_fixed_mem32()
571 p[7] = (base >> 24) & 0xff; pnpbios_encode_fixed_mem32()
577 pnp_dbg(&dev->dev, " encode fixed_mem32 %#lx-%#lx\n", base, pnpbios_encode_fixed_mem32()
578 base + len - 1); pnpbios_encode_fixed_mem32()
615 unsigned long base; pnpbios_encode_port() local
619 base = res->start; pnpbios_encode_port()
622 base = 0; pnpbios_encode_port()
626 p[2] = base & 0xff; pnpbios_encode_port()
627 p[3] = (base >> 8) & 0xff; pnpbios_encode_port()
628 p[4] = base & 0xff; pnpbios_encode_port()
629 p[5] = (base >> 8) & 0xff; pnpbios_encode_port()
632 pnp_dbg(&dev->dev, " encode io %#lx-%#lx\n", base, base + len - 1); pnpbios_encode_port()
638 unsigned long base = res->start; pnpbios_encode_fixed_port() local
642 base = res->start; pnpbios_encode_fixed_port()
645 base = 0; pnpbios_encode_fixed_port()
649 p[1] = base & 0xff; pnpbios_encode_fixed_port()
650 p[2] = (base >> 8) & 0xff; pnpbios_encode_fixed_port()
653 pnp_dbg(&dev->dev, " encode fixed_io %#lx-%#lx\n", base, pnpbios_encode_fixed_port()
654 base + len - 1); pnpbios_encode_fixed_port()
/linux-4.1.27/arch/arm/mach-at91/
H A Dsam9_smc.c26 static void sam9_smc_cs_write_mode(void __iomem *base, sam9_smc_cs_write_mode() argument
31 base + AT91_SMC_MODE); sam9_smc_cs_write_mode()
41 static void sam9_smc_cs_configure(void __iomem *base, sam9_smc_cs_configure() argument
50 base + AT91_SMC_SETUP); sam9_smc_cs_configure()
57 base + AT91_SMC_PULSE); sam9_smc_cs_configure()
62 base + AT91_SMC_CYCLE); sam9_smc_cs_configure()
65 sam9_smc_cs_write_mode(base, config); sam9_smc_cs_configure()
75 static void sam9_smc_cs_read_mode(void __iomem *base, sam9_smc_cs_read_mode() argument
78 u32 val = __raw_readl(base + AT91_SMC_MODE); sam9_smc_cs_read_mode()
91 static void sam9_smc_cs_read(void __iomem *base, sam9_smc_cs_read() argument
97 val = __raw_readl(base + AT91_SMC_SETUP); sam9_smc_cs_read()
105 val = __raw_readl(base + AT91_SMC_PULSE); sam9_smc_cs_read()
113 val = __raw_readl(base + AT91_SMC_CYCLE); sam9_smc_cs_read()
119 sam9_smc_cs_read_mode(base, config); sam9_smc_cs_read()
/linux-4.1.27/drivers/crypto/ux500/cryp/
H A Dcryp.c29 * @device_data: Pointer to the device data struct for base address.
38 peripheralid2 = readl_relaxed(&device_data->base->periphId2); cryp_check()
45 readl_relaxed(&device_data->base->periphId0)) cryp_check()
47 readl_relaxed(&device_data->base->periphId1)) cryp_check()
49 readl_relaxed(&device_data->base->periphId3)) cryp_check()
51 readl_relaxed(&device_data->base->pcellId0)) cryp_check()
53 readl_relaxed(&device_data->base->pcellId1)) cryp_check()
55 readl_relaxed(&device_data->base->pcellId2)) cryp_check()
57 readl_relaxed(&device_data->base->pcellId3))) { cryp_check()
66 * @device_data: Pointer to the device data struct for base address.
72 CRYP_PUT_BITS(&device_data->base->cr, cryp_activity()
80 * @device_data: Pointer to the device data struct for base address.
93 CRYP_SET_BITS(&device_data->base->cr, CRYP_CR_FFLUSH_MASK); cryp_flush_inoutfifo()
99 while (readl_relaxed(&device_data->base->sr) != cryp_flush_inoutfifo()
106 * @device_data: Pointer to the device data struct for base address.
147 writel_relaxed(cr_for_kse, &device_data->base->cr); cryp_set_configuration()
160 * @device_data: Pointer to the device data struct for base address.
170 CRYP_WRITE_BIT(&device_data->base->cr, cryp_configure_protection()
173 CRYP_PUT_BITS(&device_data->base->cr, cryp_configure_protection()
183 * @device_data: Pointer to the device data struct for base address.
187 return CRYP_TEST_BITS(&device_data->base->sr, cryp_is_logic_busy()
193 * @device_data: Pointer to the device data struct for base address.
199 CRYP_SET_BITS(&device_data->base->dmacr, cryp_configure_for_dma()
205 * @device_data: Pointer to the device data struct for base address.
219 &device_data->base->key_1_l); cryp_configure_key_values()
221 &device_data->base->key_1_r); cryp_configure_key_values()
225 &device_data->base->key_2_l); cryp_configure_key_values()
227 &device_data->base->key_2_r); cryp_configure_key_values()
231 &device_data->base->key_3_l); cryp_configure_key_values()
233 &device_data->base->key_3_r); cryp_configure_key_values()
237 &device_data->base->key_4_l); cryp_configure_key_values()
239 &device_data->base->key_4_r); cryp_configure_key_values()
250 * @device_data: Pointer to the device data struct for base address.
266 &device_data->base->init_vect_0_l); cryp_configure_init_vector()
268 &device_data->base->init_vect_0_r); cryp_configure_init_vector()
272 &device_data->base->init_vect_1_l); cryp_configure_init_vector()
274 &device_data->base->init_vect_1_r); cryp_configure_init_vector()
286 * @device_data: Pointer to the device data struct for base address.
294 struct cryp_register __iomem *src_reg = device_data->base; cryp_save_device_context()
346 * @device_data: Pointer to the device data struct for base address.
352 struct cryp_register __iomem *reg = device_data->base; cryp_restore_device_context()
H A Dcryp_irq.c26 i = readl_relaxed(&device_data->base->imsc); cryp_enable_irq_src()
28 writel_relaxed(i, &device_data->base->imsc); cryp_enable_irq_src()
37 i = readl_relaxed(&device_data->base->imsc); cryp_disable_irq_src()
39 writel_relaxed(i, &device_data->base->imsc); cryp_disable_irq_src()
44 return (readl_relaxed(&device_data->base->mis) & irq_src) > 0; cryp_pending_irq_src()
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/subdev/instmem/
H A Dpriv.h6 struct nvkm_oclass base; member in struct:nvkm_instobj_impl
21 nvkm_object_init(&(p)->base)
23 nvkm_object_fini(&(p)->base, (s))
32 struct nvkm_oclass base; member in struct:nvkm_instmem_impl
39 nvkm_subdev_destroy(&(p)->base)
H A Dnv50.c29 struct nvkm_instmem base; member in struct:nv50_instmem_priv
35 struct nvkm_instobj base; member in struct:nv50_instobj_priv
49 u64 base = (node->mem->offset + offset) & 0xffffff00000ULL; nv50_instobj_rd32() local
54 if (unlikely(priv->addr != base)) { nv50_instobj_rd32()
55 nv_wr32(priv, 0x001700, base >> 16); nv50_instobj_rd32()
56 priv->addr = base; nv50_instobj_rd32()
69 u64 base = (node->mem->offset + offset) & 0xffffff00000ULL; nv50_instobj_wr32() local
73 if (unlikely(priv->addr != base)) { nv50_instobj_wr32()
74 nv_wr32(priv, 0x001700, base >> 16); nv50_instobj_wr32()
75 priv->addr = base; nv50_instobj_wr32()
87 nvkm_instobj_destroy(&node->base); nv50_instobj_dtor()
112 node->base.addr = node->mem->offset; nv50_instobj_ctor()
113 node->base.size = node->mem->size << 12; nv50_instobj_ctor()
120 .base.ofuncs = &(struct nvkm_ofuncs) {
139 return nvkm_instmem_fini(&priv->base, suspend); nv50_instmem_fini()
161 .base.handle = NV_SUBDEV(INSTMEM, 0x50),
162 .base.ofuncs = &(struct nvkm_ofuncs) {
168 .instobj = &nv50_instobj_oclass.base,
169 }.base;
/linux-4.1.27/drivers/gpu/drm/armada/
H A Darmada_slave.c41 drm_encoder_cleanup(&slave->base); armada_drm_slave_destroy()
84 slave->base.possible_crtcs = config->crtcs; armada_drm_conn_slave_create()
92 ret = drm_encoder_init(conn->dev, &slave->base, armada_drm_conn_slave_create()
106 armada_drm_slave_destroy(&slave->base); armada_drm_conn_slave_create()
110 drm_encoder_helper_add(&slave->base, &drm_slave_encoder_helpers); armada_drm_conn_slave_create()
112 ret = slave->slave_funcs->create_resources(&slave->base, conn); armada_drm_conn_slave_create()
114 armada_drm_slave_destroy(&slave->base); armada_drm_conn_slave_create()
118 ret = drm_mode_connector_attach_encoder(conn, &slave->base); armada_drm_conn_slave_create()
120 armada_drm_slave_destroy(&slave->base); armada_drm_conn_slave_create()
124 conn->encoder = &slave->base; armada_drm_conn_slave_create()
/linux-4.1.27/drivers/clk/mxs/
H A Dclk-pll.c23 * @base: base address of the pll
32 void __iomem *base; member in struct:clk_pll
43 writel_relaxed(1 << pll->power, pll->base + SET); clk_pll_prepare()
54 writel_relaxed(1 << pll->power, pll->base + CLR); clk_pll_unprepare()
61 writel_relaxed(1 << 31, pll->base + CLR); clk_pll_enable()
70 writel_relaxed(1 << 31, pll->base + SET); clk_pll_disable()
90 void __iomem *base, u8 power, unsigned long rate) mxs_clk_pll()
106 pll->base = base; mxs_clk_pll()
89 mxs_clk_pll(const char *name, const char *parent_name, void __iomem *base, u8 power, unsigned long rate) mxs_clk_pll() argument
/linux-4.1.27/arch/mips/pistachio/
H A Dinit.c75 void *base; mips_nmi_setup() local
78 base = cpu_has_veic ? mips_nmi_setup()
81 memcpy(base, &except_vec_nmi, 0x80); mips_nmi_setup()
82 flush_icache_range((unsigned long)base, mips_nmi_setup()
83 (unsigned long)base + 0x80); mips_nmi_setup()
88 void *base; mips_ejtag_setup() local
91 base = cpu_has_veic ? mips_ejtag_setup()
94 memcpy(base, &except_vec_ejtag_debug, 0x80); mips_ejtag_setup()
95 flush_icache_range((unsigned long)base, mips_ejtag_setup()
96 (unsigned long)base + 0x80); mips_ejtag_setup()
/linux-4.1.27/drivers/tty/
H A Disicom.c93 * 06/01/05 Alan Cox Merged the ISI and base kernel strands
141 #define InterruptTheCard(base) outw(0, (base) + 0xc)
142 #define ClearInterrupt(base) inw((base) + 0x0a)
189 unsigned long base; member in struct:isi_board
223 static inline int WaitTillCardIsFree(unsigned long base) WaitTillCardIsFree() argument
228 while (!(inw(base + 0xe) & 0x1) && count++ < 100) WaitTillCardIsFree()
234 return !(inw(base + 0xe) & 0x1); WaitTillCardIsFree()
239 unsigned long base = card->base; lock_card() local
245 if (inw(base + 0xe) & 0x1) lock_card()
252 pr_warn("Failed to lock Card (0x%lx)\n", card->base); lock_card()
270 unsigned long base = card->base; raise_dtr() local
273 if (WaitTillCardIsFree(base)) raise_dtr()
276 outw(0x8000 | (channel << card->shift_count) | 0x02, base); raise_dtr()
277 outw(0x0504, base); raise_dtr()
278 InterruptTheCard(base); raise_dtr()
286 unsigned long base = card->base; drop_dtr() local
289 if (WaitTillCardIsFree(base)) drop_dtr()
292 outw(0x8000 | (channel << card->shift_count) | 0x02, base); drop_dtr()
293 outw(0x0404, base); drop_dtr()
294 InterruptTheCard(base); drop_dtr()
302 unsigned long base = card->base; raise_rts() local
305 if (WaitTillCardIsFree(base)) raise_rts()
308 outw(0x8000 | (channel << card->shift_count) | 0x02, base); raise_rts()
309 outw(0x0a04, base); raise_rts()
310 InterruptTheCard(base); raise_rts()
318 unsigned long base = card->base; drop_rts() local
321 if (WaitTillCardIsFree(base)) drop_rts()
324 outw(0x8000 | (channel << card->shift_count) | 0x02, base); drop_rts()
325 outw(0x0804, base); drop_rts()
326 InterruptTheCard(base); drop_rts()
336 unsigned long base = card->base; isicom_dtr_rts() local
343 outw(0x8000 | (channel << card->shift_count) | 0x02, base); isicom_dtr_rts()
344 outw(0x0f04, base); isicom_dtr_rts()
345 InterruptTheCard(base); isicom_dtr_rts()
348 outw(0x8000 | (channel << card->shift_count) | 0x02, base); isicom_dtr_rts()
349 outw(0x0C04, base); isicom_dtr_rts()
350 InterruptTheCard(base); isicom_dtr_rts()
360 unsigned long base = card->base; drop_dtr_rts() local
363 if (WaitTillCardIsFree(base)) drop_dtr_rts()
366 outw(0x8000 | (channel << card->shift_count) | 0x02, base); drop_dtr_rts()
367 outw(0x0c04, base); drop_dtr_rts()
368 InterruptTheCard(base); drop_dtr_rts()
403 unsigned long flags, base; isicom_tx() local
424 base = isi_card[card].base; isicom_tx()
428 if (inw(base + 0xe) & 0x1) isicom_tx()
449 if (!(inw(base + 0x02) & (1 << port->channel))) isicom_tx()
455 base); isicom_tx()
471 outw(wrd, base); isicom_tx()
473 outw(wrd, base); isicom_tx()
480 outsw(base, port->port.xmit_buf+port->xmit_tail, word_count); isicom_tx()
495 InterruptTheCard(base); isicom_tx()
520 unsigned long base; isicom_interrupt() local
528 base = card->base; isicom_interrupt()
531 if (!(inw(base + 0x0e) & 0x02)) isicom_interrupt()
540 outw(0x8000, base+0x04); isicom_interrupt()
541 ClearInterrupt(base); isicom_interrupt()
543 inw(base); /* get the dummy word out */ isicom_interrupt()
544 header = inw(base); isicom_interrupt()
550 __func__, base, channel + 1); isicom_interrupt()
551 outw(0x0000, base+0x04); /* enable interrupts */ isicom_interrupt()
557 outw(0x0000, base+0x04); /* enable interrupts */ isicom_interrupt()
566 inw(base); isicom_interrupt()
570 inw(base); isicom_interrupt()
571 outw(0x0000, base+0x04); /* enable interrupts */ isicom_interrupt()
577 header = inw(base); isicom_interrupt()
658 insw(base, rp, word_count); isicom_interrupt()
661 tty_insert_flip_char(&port->port, inw(base) & 0xff, isicom_interrupt()
667 __func__, base, channel + 1); isicom_interrupt()
670 inw(base); isicom_interrupt()
676 outw(0x0000, base+0x04); /* enable interrupts */ isicom_interrupt()
688 unsigned long base = card->base; isicom_config_port() local
732 if (WaitTillCardIsFree(base) == 0) { isicom_config_port()
733 outw(0x8000 | (channel << shift_count) | 0x03, base); isicom_config_port()
734 outw(linuxb_to_isib[baud] << 8 | 0x03, base); isicom_config_port()
758 outw(channel_setup, base); isicom_config_port()
759 InterruptTheCard(base); isicom_config_port()
778 if (WaitTillCardIsFree(base) == 0) { isicom_config_port()
779 outw(0x8000 | (channel << shift_count) | 0x04, base); isicom_config_port()
780 outw(flow_ctrl << 8 | 0x05, base); isicom_config_port()
781 outw((STOP_CHAR(tty)) << 8 | (START_CHAR(tty)), base); isicom_config_port()
782 InterruptTheCard(base); isicom_config_port()
788 outw(card->port_status, base + 0x02); isicom_config_port()
826 if (WaitTillCardIsFree(card->base) == 0) { isicom_activate()
828 card->base); isicom_activate()
829 outw(((ISICOM_KILLTX | ISICOM_KILLRX) << 8) | 0x06, card->base); isicom_activate()
830 InterruptTheCard(card->base); isicom_activate()
891 __func__, card->base, card->count); isicom_shutdown_port()
925 outw(card->port_status, card->base + 0x02); isicom_shutdown()
1048 unsigned long base = card->base; isicom_send_break() local
1056 outw(0x8000 | ((port->channel) << (card->shift_count)) | 0x3, base); isicom_send_break()
1057 outw((length & 0xff) << 8 | 0x00, base); isicom_send_break()
1058 outw((length & 0xff00u), base); isicom_send_break()
1059 InterruptTheCard(base); isicom_send_break()
1155 out_info.port = port->card->base; isicom_get_serial_info()
1225 outw(card->port_status, card->base + 0x02); isicom_throttle()
1239 outw(card->port_status, card->base + 0x02); isicom_unthrottle()
1314 unsigned long base = board->base; reset_card() local
1319 base); reset_card()
1321 inw(base + 0x8); reset_card()
1325 outw(0, base + 0x8); /* Reset */ reset_card()
1329 sig = inw(base + 0x4) & 0xff; reset_card()
1334 "bad I/O Port Address 0x%lx).\n", card + 1, base); reset_card()
1342 portcount = inw(base + 0x2); reset_card()
1343 if (!(inw(base + 0xe) & 0x1) || (portcount != 0 && portcount != 4 && reset_card()
1376 unsigned long base = board->base; load_firmware() local
1420 if (WaitTillCardIsFree(base)) load_firmware()
1423 outw(0xf0, base); /* start upload sequence */ load_firmware()
1424 outw(0x00, base); load_firmware()
1425 outw(frame->addr, base); /* lsb of address */ load_firmware()
1428 outw(word_count, base); load_firmware()
1429 InterruptTheCard(base); load_firmware()
1433 if (WaitTillCardIsFree(base)) load_firmware()
1436 status = inw(base + 0x4); load_firmware()
1445 outsw(base, frame->data, word_count); load_firmware()
1447 InterruptTheCard(base); load_firmware()
1451 if (WaitTillCardIsFree(base)) load_firmware()
1454 status = inw(base + 0x4); load_firmware()
1468 if (WaitTillCardIsFree(base)) load_firmware()
1471 outw(0xf1, base); /* start download sequence */ load_firmware()
1472 outw(0x00, base); load_firmware()
1473 outw(frame->addr, base); /* lsb of address */ load_firmware()
1476 outw(word_count + 1, base); load_firmware()
1477 InterruptTheCard(base); load_firmware()
1481 if (WaitTillCardIsFree(base)) load_firmware()
1484 status = inw(base + 0x4); load_firmware()
1500 inw(base); load_firmware()
1501 insw(base, data, word_count); load_firmware()
1502 InterruptTheCard(base); load_firmware()
1515 if (WaitTillCardIsFree(base)) load_firmware()
1518 status = inw(base + 0x4); load_firmware()
1527 if (WaitTillCardIsFree(base)) load_firmware()
1530 outw(0xf2, base); load_firmware()
1531 outw(0x800, base); load_firmware()
1532 outw(0x0, base); load_firmware()
1533 outw(0x0, base); load_firmware()
1534 InterruptTheCard(base); load_firmware()
1535 outw(0x0, base + 0x4); /* for ISI4608 cards */ load_firmware()
1571 if (isi_card[index].base == 0) { isicom_probe()
1582 board->base = pci_resource_start(pdev, 3); isicom_probe()
1591 "will be disabled.\n", board->base, board->base + 15, isicom_probe()
1630 board->base = 0; isicom_probe()
1650 board->base = 0; isicom_remove()
1671 isi_card[idx].base = 0; isicom_init()
H A Dgoldfish.c44 void __iomem *base; member in struct:goldfish_tty
60 void __iomem *base = qtty->base; goldfish_tty_do_write() local
62 gf_write64((u64)buf, base + GOLDFISH_TTY_DATA_PTR, goldfish_tty_do_write()
63 base + GOLDFISH_TTY_DATA_PTR_HIGH); goldfish_tty_do_write()
64 writel(count, base + GOLDFISH_TTY_DATA_LEN); goldfish_tty_do_write()
65 writel(GOLDFISH_TTY_CMD_WRITE_BUFFER, base + GOLDFISH_TTY_CMD); goldfish_tty_do_write()
73 void __iomem *base = qtty->base; goldfish_tty_interrupt() local
78 count = readl(base + GOLDFISH_TTY_BYTES_READY); goldfish_tty_interrupt()
84 gf_write64((u64)buf, base + GOLDFISH_TTY_DATA_PTR, goldfish_tty_interrupt()
85 base + GOLDFISH_TTY_DATA_PTR_HIGH); goldfish_tty_interrupt()
86 writel(count, base + GOLDFISH_TTY_DATA_LEN); goldfish_tty_interrupt()
87 writel(GOLDFISH_TTY_CMD_READ_BUFFER, base + GOLDFISH_TTY_CMD); goldfish_tty_interrupt()
97 writel(GOLDFISH_TTY_CMD_INT_ENABLE, qtty->base + GOLDFISH_TTY_CMD); goldfish_tty_activate()
105 writel(GOLDFISH_TTY_CMD_INT_DISABLE, qtty->base + GOLDFISH_TTY_CMD); goldfish_tty_shutdown()
139 void __iomem *base = qtty->base; goldfish_tty_chars_in_buffer() local
140 return readl(base + GOLDFISH_TTY_BYTES_READY); goldfish_tty_chars_in_buffer()
160 if (!goldfish_ttys[co->index].base) goldfish_tty_console_setup()
234 void __iomem *base; goldfish_tty_probe() local
241 base = ioremap(r->start, 0x1000); goldfish_tty_probe()
242 if (base == NULL) goldfish_tty_probe()
243 pr_err("goldfish_tty: unable to remap base\n"); goldfish_tty_probe()
266 qtty->base = base; goldfish_tty_probe()
269 writel(GOLDFISH_TTY_CMD_INT_DISABLE, base + GOLDFISH_TTY_CMD); goldfish_tty_probe()
304 iounmap(base); goldfish_tty_probe()
317 iounmap(qtty->base); goldfish_tty_remove()
318 qtty->base = NULL; goldfish_tty_remove()
/linux-4.1.27/sound/soc/fsl/
H A Dimx-ssi.c67 sccr = readl(ssi->base + SSI_STCCR); imx_ssi_set_dai_tdm_slot()
70 writel(sccr, ssi->base + SSI_STCCR); imx_ssi_set_dai_tdm_slot()
72 sccr = readl(ssi->base + SSI_SRCCR); imx_ssi_set_dai_tdm_slot()
75 writel(sccr, ssi->base + SSI_SRCCR); imx_ssi_set_dai_tdm_slot()
77 writel(~tx_mask, ssi->base + SSI_STMSK); imx_ssi_set_dai_tdm_slot()
78 writel(~rx_mask, ssi->base + SSI_SRMSK); imx_ssi_set_dai_tdm_slot()
92 scr = readl(ssi->base + SSI_SCR) & ~(SSI_SCR_SYN | SSI_SCR_NET); imx_ssi_set_dai_fmt()
153 writel(strcr, ssi->base + SSI_STCR); imx_ssi_set_dai_fmt()
154 writel(strcr, ssi->base + SSI_SRCR); imx_ssi_set_dai_fmt()
155 writel(scr, ssi->base + SSI_SCR); imx_ssi_set_dai_fmt()
170 scr = readl(ssi->base + SSI_SCR); imx_ssi_set_dai_sysclk()
183 writel(scr, ssi->base + SSI_SCR); imx_ssi_set_dai_sysclk()
198 stccr = readl(ssi->base + SSI_STCCR); imx_ssi_set_dai_clkdiv()
199 srccr = readl(ssi->base + SSI_SRCCR); imx_ssi_set_dai_clkdiv()
230 writel(stccr, ssi->base + SSI_STCCR); imx_ssi_set_dai_clkdiv()
231 writel(srccr, ssi->base + SSI_SRCCR); imx_ssi_set_dai_clkdiv()
256 sccr = readl(ssi->base + reg) & ~SSI_STCCR_WL_MASK; imx_ssi_hw_params()
271 writel(sccr, ssi->base + reg); imx_ssi_hw_params()
283 scr = readl(ssi->base + SSI_SCR); imx_ssi_trigger()
284 sier = readl(ssi->base + SSI_SIER); imx_ssi_trigger()
331 writel(scr, ssi->base + SSI_SCR); imx_ssi_trigger()
333 writel(sier, ssi->base + SSI_SIER); imx_ssi_trigger()
356 writel(val, ssi->base + SSI_SFCSR); imx_ssi_dai_probe()
408 void __iomem *base = imx_ssi->base; setup_channel_to_ac97() local
410 writel(0x0, base + SSI_SCR); setup_channel_to_ac97()
411 writel(0x0, base + SSI_STCR); setup_channel_to_ac97()
412 writel(0x0, base + SSI_SRCR); setup_channel_to_ac97()
414 writel(SSI_SCR_SYN | SSI_SCR_NET, base + SSI_SCR); setup_channel_to_ac97()
419 SSI_SFCSR_TFWM1(8), base + SSI_SFCSR); setup_channel_to_ac97()
421 writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_STCCR); setup_channel_to_ac97()
422 writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_SRCCR); setup_channel_to_ac97()
424 writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN, base + SSI_SCR); setup_channel_to_ac97()
425 writel(SSI_SOR_WAIT(3), base + SSI_SOR); setup_channel_to_ac97()
429 base + SSI_SCR); setup_channel_to_ac97()
431 writel(SSI_SACNT_DEFAULT, base + SSI_SACNT); setup_channel_to_ac97()
432 writel(0xff, base + SSI_SACCDIS); setup_channel_to_ac97()
433 writel(0x300, base + SSI_SACCEN); setup_channel_to_ac97()
442 void __iomem *base = imx_ssi->base; imx_ssi_ac97_write() local
452 writel(lreg, base + SSI_SACADD); imx_ssi_ac97_write()
455 writel(lval , base + SSI_SACDAT); imx_ssi_ac97_write()
457 writel(SSI_SACNT_DEFAULT | SSI_SACNT_WR, base + SSI_SACNT); imx_ssi_ac97_write()
465 void __iomem *base = imx_ssi->base; imx_ssi_ac97_read() local
471 writel(lreg, base + SSI_SACADD); imx_ssi_ac97_read()
472 writel(SSI_SACNT_DEFAULT | SSI_SACNT_RD, base + SSI_SACNT); imx_ssi_ac97_read()
476 val = (readl(base + SSI_SACDAT) >> 4) & 0xffff; imx_ssi_ac97_read()
544 ssi->base = devm_ioremap_resource(&pdev->dev, res); imx_ssi_probe()
545 if (IS_ERR(ssi->base)) { imx_ssi_probe()
546 ret = PTR_ERR(ssi->base); imx_ssi_probe()
562 writel(0x0, ssi->base + SSI_SIER); imx_ssi_probe()
601 ssi->fiq_params.base = ssi->base; imx_ssi_probe()
/linux-4.1.27/drivers/spi/
H A Dspi-sirf.c145 void __iomem *base; member in struct:sirfsoc_spi
183 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA); spi_sirfsoc_rx_word_u8()
203 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA); spi_sirfsoc_tx_word_u8()
212 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA); spi_sirfsoc_rx_word_u16()
232 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA); spi_sirfsoc_tx_word_u16()
241 data = readl(sspi->base + SIRFSOC_SPI_RXFIFO_DATA); spi_sirfsoc_rx_word_u32()
262 writel(data, sspi->base + SIRFSOC_SPI_TXFIFO_DATA); spi_sirfsoc_tx_word_u32()
269 u32 spi_stat = readl(sspi->base + SIRFSOC_SPI_INT_STATUS); spi_sirfsoc_irq()
272 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN); spi_sirfsoc_irq()
274 sspi->base + SIRFSOC_SPI_INT_STATUS); spi_sirfsoc_irq()
283 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN); spi_sirfsoc_irq()
285 sspi->base + SIRFSOC_SPI_INT_STATUS); spi_sirfsoc_irq()
290 while (!(readl(sspi->base + SIRFSOC_SPI_INT_STATUS) & spi_sirfsoc_irq()
294 writel(0x0, sspi->base + SIRFSOC_SPI_INT_EN); spi_sirfsoc_irq()
296 sspi->base + SIRFSOC_SPI_INT_STATUS); spi_sirfsoc_irq()
316 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_cmd_transfer()
317 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_cmd_transfer()
325 writel(cmd, sspi->base + SIRFSOC_SPI_CMD); spi_sirfsoc_cmd_transfer()
327 sspi->base + SIRFSOC_SPI_INT_EN); spi_sirfsoc_cmd_transfer()
329 sspi->base + SIRFSOC_SPI_TX_RX_EN); spi_sirfsoc_cmd_transfer()
345 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_dma_transfer()
346 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_dma_transfer()
347 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_dma_transfer()
348 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_dma_transfer()
349 writel(0, sspi->base + SIRFSOC_SPI_INT_EN); spi_sirfsoc_dma_transfer()
350 writel(SIRFSOC_SPI_INT_MASK_ALL, sspi->base + SIRFSOC_SPI_INT_STATUS); spi_sirfsoc_dma_transfer()
352 writel(readl(sspi->base + SIRFSOC_SPI_CTRL) | spi_sirfsoc_dma_transfer()
354 sspi->base + SIRFSOC_SPI_CTRL); spi_sirfsoc_dma_transfer()
356 sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN); spi_sirfsoc_dma_transfer()
358 sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN); spi_sirfsoc_dma_transfer()
360 writel(readl(sspi->base + SIRFSOC_SPI_CTRL), spi_sirfsoc_dma_transfer()
361 sspi->base + SIRFSOC_SPI_CTRL); spi_sirfsoc_dma_transfer()
362 writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN); spi_sirfsoc_dma_transfer()
363 writel(0, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN); spi_sirfsoc_dma_transfer()
388 sspi->base + SIRFSOC_SPI_TX_RX_EN); spi_sirfsoc_dma_transfer()
406 writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_dma_transfer()
407 writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_dma_transfer()
409 writel(0, sspi->base + SIRFSOC_SPI_TX_RX_EN); spi_sirfsoc_dma_transfer()
421 sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_pio_transfer()
423 sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_pio_transfer()
425 sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_pio_transfer()
427 sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_pio_transfer()
428 writel(0, sspi->base + SIRFSOC_SPI_INT_EN); spi_sirfsoc_pio_transfer()
430 sspi->base + SIRFSOC_SPI_INT_STATUS); spi_sirfsoc_pio_transfer()
431 writel(readl(sspi->base + SIRFSOC_SPI_CTRL) | spi_sirfsoc_pio_transfer()
433 sspi->base + SIRFSOC_SPI_CTRL); spi_sirfsoc_pio_transfer()
435 - 1, sspi->base + SIRFSOC_SPI_TX_DMA_IO_LEN); spi_sirfsoc_pio_transfer()
437 - 1, sspi->base + SIRFSOC_SPI_RX_DMA_IO_LEN); spi_sirfsoc_pio_transfer()
438 while (!((readl(sspi->base + SIRFSOC_SPI_TXFIFO_STATUS) spi_sirfsoc_pio_transfer()
445 sspi->base + SIRFSOC_SPI_INT_EN); spi_sirfsoc_pio_transfer()
447 sspi->base + SIRFSOC_SPI_TX_RX_EN); spi_sirfsoc_pio_transfer()
453 while (!((readl(sspi->base + SIRFSOC_SPI_RXFIFO_STATUS) spi_sirfsoc_pio_transfer()
456 writel(0, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_pio_transfer()
457 writel(0, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_pio_transfer()
491 u32 regval = readl(sspi->base + SIRFSOC_SPI_CTRL); spi_sirfsoc_chipselect()
506 writel(regval, sspi->base + SIRFSOC_SPI_CTRL); spi_sirfsoc_chipselect()
591 sspi->base + SIRFSOC_SPI_TXFIFO_LEVEL_CHK); spi_sirfsoc_setup_transfer()
595 sspi->base + SIRFSOC_SPI_RXFIFO_LEVEL_CHK); spi_sirfsoc_setup_transfer()
596 writel(txfifo_ctrl, sspi->base + SIRFSOC_SPI_TXFIFO_CTRL); spi_sirfsoc_setup_transfer()
597 writel(rxfifo_ctrl, sspi->base + SIRFSOC_SPI_RXFIFO_CTRL); spi_sirfsoc_setup_transfer()
612 writel(regval, sspi->base + SIRFSOC_SPI_CTRL); spi_sirfsoc_setup_transfer()
616 writel(0, sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL); spi_sirfsoc_setup_transfer()
618 sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL); spi_sirfsoc_setup_transfer()
622 sspi->base + SIRFSOC_SPI_TX_DMA_IO_CTRL); spi_sirfsoc_setup_transfer()
624 sspi->base + SIRFSOC_SPI_RX_DMA_IO_CTRL); spi_sirfsoc_setup_transfer()
666 sspi->base = devm_ioremap_resource(&pdev->dev, mem_res); spi_sirfsoc_probe()
667 if (IS_ERR(sspi->base)) { spi_sirfsoc_probe()
668 ret = PTR_ERR(sspi->base); spi_sirfsoc_probe()
719 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_probe()
720 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_probe()
721 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_probe()
722 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_probe()
724 writel(0, sspi->base + SIRFSOC_SPI_DUMMY_DELAY_CTL); spi_sirfsoc_probe()
807 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_resume()
808 writel(SIRFSOC_SPI_FIFO_RESET, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_resume()
809 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_RXFIFO_OP); spi_sirfsoc_resume()
810 writel(SIRFSOC_SPI_FIFO_START, sspi->base + SIRFSOC_SPI_TXFIFO_OP); spi_sirfsoc_resume()
/linux-4.1.27/mm/
H A Dmemblock.c73 /* adjust *@size so that (@base + *@size) doesn't overflow, return new size */ memblock_cap_size()
74 static inline phys_addr_t memblock_cap_size(phys_addr_t base, phys_addr_t *size) memblock_cap_size() argument
76 return *size = min(*size, (phys_addr_t)ULLONG_MAX - base); memblock_cap_size()
89 phys_addr_t base, phys_addr_t size) memblock_overlaps_region()
94 phys_addr_t rgnbase = type->regions[i].base; memblock_overlaps_region()
96 if (memblock_addrs_overlap(base, size, rgnbase, rgnsize)) memblock_overlaps_region()
270 type->regions[0].base = 0; memblock_remove_region()
437 if (this->base + this->size != next->base || memblock_merge_regions()
441 BUG_ON(this->base + this->size > next->base); memblock_merge_regions()
457 * @base: base address of the new region
462 * Insert new memblock region [@base,@base+@size) into @type at @idx.
466 int idx, phys_addr_t base, memblock_insert_region()
474 rgn->base = base; memblock_insert_region()
485 * @base: base address of the new region
490 * Add new memblock region [@base,@base+@size) into @type. The new region
499 phys_addr_t base, phys_addr_t size, memblock_add_range()
503 phys_addr_t obase = base; memblock_add_range()
504 phys_addr_t end = base + memblock_cap_size(base, &size); memblock_add_range()
513 type->regions[0].base = base; memblock_add_range()
526 base = obase; memblock_add_range()
531 phys_addr_t rbase = rgn->base; memblock_add_range()
536 if (rend <= base) memblock_add_range()
542 if (rbase > base) { memblock_add_range()
545 memblock_insert_region(type, i++, base, memblock_add_range()
546 rbase - base, nid, memblock_add_range()
550 base = min(rend, end); memblock_add_range()
554 if (base < end) { memblock_add_range()
557 memblock_insert_region(type, i, base, end - base, memblock_add_range()
577 int __init_memblock memblock_add_node(phys_addr_t base, phys_addr_t size, memblock_add_node() argument
580 return memblock_add_range(&memblock.memory, base, size, nid, 0); memblock_add_node()
583 static int __init_memblock memblock_add_region(phys_addr_t base, memblock_add_region() argument
591 (unsigned long long)base, memblock_add_region()
592 (unsigned long long)base + size - 1, memblock_add_region()
595 return memblock_add_range(_rgn, base, size, nid, flags); memblock_add_region()
598 int __init_memblock memblock_add(phys_addr_t base, phys_addr_t size) memblock_add() argument
600 return memblock_add_region(base, size, MAX_NUMNODES, 0); memblock_add()
606 * @base: base of range to isolate
612 * [@base,@base+@size). Crossing regions are split at the boundaries,
620 phys_addr_t base, phys_addr_t size, memblock_isolate_range()
623 phys_addr_t end = base + memblock_cap_size(base, &size); memblock_isolate_range()
633 if (memblock_double_array(type, base, size) < 0) memblock_isolate_range()
638 phys_addr_t rbase = rgn->base; memblock_isolate_range()
643 if (rend <= base) memblock_isolate_range()
646 if (rbase < base) { memblock_isolate_range()
651 rgn->base = base; memblock_isolate_range()
652 rgn->size -= base - rbase; memblock_isolate_range()
653 type->total_size -= base - rbase; memblock_isolate_range()
654 memblock_insert_region(type, i, rbase, base - rbase, memblock_isolate_range()
662 rgn->base = end; memblock_isolate_range()
680 phys_addr_t base, phys_addr_t size) memblock_remove_range()
685 ret = memblock_isolate_range(type, base, size, &start_rgn, &end_rgn); memblock_remove_range()
694 int __init_memblock memblock_remove(phys_addr_t base, phys_addr_t size) memblock_remove() argument
696 return memblock_remove_range(&memblock.memory, base, size); memblock_remove()
700 int __init_memblock memblock_free(phys_addr_t base, phys_addr_t size) memblock_free() argument
703 (unsigned long long)base, memblock_free()
704 (unsigned long long)base + size - 1, memblock_free()
707 kmemleak_free_part(__va(base), size); memblock_free()
708 return memblock_remove_range(&memblock.reserved, base, size); memblock_free()
711 static int __init_memblock memblock_reserve_region(phys_addr_t base, memblock_reserve_region() argument
719 (unsigned long long)base, memblock_reserve_region()
720 (unsigned long long)base + size - 1, memblock_reserve_region()
723 return memblock_add_range(type, base, size, nid, flags); memblock_reserve_region()
726 int __init_memblock memblock_reserve(phys_addr_t base, phys_addr_t size) memblock_reserve() argument
728 return memblock_reserve_region(base, size, MAX_NUMNODES, 0); memblock_reserve()
733 * This function isolates region [@base, @base + @size), and sets/clears flag
737 static int __init_memblock memblock_setclr_flag(phys_addr_t base, memblock_setclr_flag() argument
743 ret = memblock_isolate_range(type, base, size, &start_rgn, &end_rgn); memblock_setclr_flag()
759 * @base: the base phys addr of the region
764 int __init_memblock memblock_mark_hotplug(phys_addr_t base, phys_addr_t size) memblock_mark_hotplug() argument
766 return memblock_setclr_flag(base, size, 1, MEMBLOCK_HOTPLUG); memblock_mark_hotplug()
771 * @base: the base phys addr of the region
776 int __init_memblock memblock_clear_hotplug(phys_addr_t base, phys_addr_t size) memblock_clear_hotplug() argument
778 return memblock_setclr_flag(base, size, 0, MEMBLOCK_HOTPLUG); memblock_clear_hotplug()
822 phys_addr_t m_start = m->base; __next_mem_range()
823 phys_addr_t m_end = m->base + m->size; __next_mem_range()
853 r_start = idx_b ? r[-1].base + r[-1].size : 0; __next_mem_range()
855 r->base : ULLONG_MAX; __next_mem_range()
926 phys_addr_t m_start = m->base; __next_mem_range_rev()
927 phys_addr_t m_end = m->base + m->size; __next_mem_range_rev()
957 r_start = idx_b ? r[-1].base + r[-1].size : 0; __next_mem_range_rev()
959 r->base : ULLONG_MAX; __next_mem_range_rev()
1002 if (PFN_UP(r->base) >= PFN_DOWN(r->base + r->size)) __next_mem_pfn_range()
1013 *out_start_pfn = PFN_UP(r->base); __next_mem_pfn_range()
1015 *out_end_pfn = PFN_DOWN(r->base + r->size); __next_mem_pfn_range()
1022 * @base: base of area to set node ID for
1027 * Set the nid of memblock @type regions in [@base,@base+@size) to @nid.
1033 int __init_memblock memblock_set_node(phys_addr_t base, phys_addr_t size, memblock_set_node() argument
1039 ret = memblock_isolate_range(type, base, size, &start_rgn, &end_rgn); memblock_set_node()
1283 * @base: phys starting address of the boot memory block
1289 void __init __memblock_free_early(phys_addr_t base, phys_addr_t size) __memblock_free_early() argument
1292 __func__, (u64)base, (u64)base + size - 1, __memblock_free_early()
1294 kmemleak_free_part(__va(base), size); __memblock_free_early()
1295 memblock_remove_range(&memblock.reserved, base, size); __memblock_free_early()
1307 void __init __memblock_free_late(phys_addr_t base, phys_addr_t size) __memblock_free_late() argument
1312 __func__, (u64)base, (u64)base + size - 1, __memblock_free_late()
1314 kmemleak_free_part(__va(base), size); __memblock_free_late()
1315 cursor = PFN_UP(base); __memblock_free_late()
1316 end = PFN_DOWN(base + size); __memblock_free_late()
1353 return memblock.memory.regions[0].base; memblock_start_of_DRAM()
1360 return (memblock.memory.regions[idx].base + memblock.memory.regions[idx].size); memblock_end_of_DRAM()
1374 max_addr = r->base + limit; for_each_memblock()
1394 if (addr < type->regions[mid].base) memblock_search()
1396 else if (addr >= (type->regions[mid].base + memblock_search()
1425 *start_pfn = PFN_DOWN(type->regions[mid].base); memblock_search_pfn_nid()
1426 *end_pfn = PFN_DOWN(type->regions[mid].base + type->regions[mid].size); memblock_search_pfn_nid()
1434 * @base: base of region to check
1437 * Check if the region [@base, @base+@size) is a subset of a memory block.
1442 int __init_memblock memblock_is_region_memory(phys_addr_t base, phys_addr_t size) memblock_is_region_memory() argument
1444 int idx = memblock_search(&memblock.memory, base); memblock_is_region_memory()
1445 phys_addr_t end = base + memblock_cap_size(base, &size); memblock_is_region_memory()
1449 return memblock.memory.regions[idx].base <= base && memblock_is_region_memory()
1450 (memblock.memory.regions[idx].base + memblock_is_region_memory()
1456 * @base: base of region to check
1459 * Check if the region [@base, @base+@size) intersects a reserved memory block.
1464 int __init_memblock memblock_is_region_reserved(phys_addr_t base, phys_addr_t size) memblock_is_region_reserved() argument
1466 memblock_cap_size(base, &size); memblock_is_region_reserved()
1467 return memblock_overlaps_region(&memblock.reserved, base, size) >= 0; memblock_is_region_reserved()
1476 orig_start = r->base; for_each_memblock()
1477 orig_end = r->base + r->size; for_each_memblock()
1485 r->base = start; for_each_memblock()
1507 unsigned long long base, size; memblock_dump() local
1517 base = rgn->base; memblock_dump()
1526 name, i, base, base + size - 1, size, nid_buf, flags); memblock_dump()
1567 (unsigned long)reg->base, memblock_debug_show()
1568 (unsigned long)(reg->base + reg->size - 1)); memblock_debug_show()
1571 (unsigned long long)reg->base, memblock_debug_show()
1572 (unsigned long long)(reg->base + reg->size - 1)); memblock_debug_show()
88 memblock_overlaps_region(struct memblock_type *type, phys_addr_t base, phys_addr_t size) memblock_overlaps_region() argument
465 memblock_insert_region(struct memblock_type *type, int idx, phys_addr_t base, phys_addr_t size, int nid, unsigned long flags) memblock_insert_region() argument
498 memblock_add_range(struct memblock_type *type, phys_addr_t base, phys_addr_t size, int nid, unsigned long flags) memblock_add_range() argument
619 memblock_isolate_range(struct memblock_type *type, phys_addr_t base, phys_addr_t size, int *start_rgn, int *end_rgn) memblock_isolate_range() argument
679 memblock_remove_range(struct memblock_type *type, phys_addr_t base, phys_addr_t size) memblock_remove_range() argument
/linux-4.1.27/drivers/pci/hotplug/
H A Dcpqphp_pci.c547 * Saves the length of all base address registers for the
560 u32 base; cpqhp_save_base_addr_length() local
594 * IO and memory base lengths cpqhp_save_base_addr_length()
599 pci_bus_read_config_dword (pci_bus, devfn, cloop, &base); cpqhp_save_base_addr_length()
601 if (base) { cpqhp_save_base_addr_length()
602 if (base & 0x01L) { cpqhp_save_base_addr_length()
603 /* IO base cpqhp_save_base_addr_length()
604 * set base = amount of IO space cpqhp_save_base_addr_length()
607 base = base & 0xFFFFFFFE; cpqhp_save_base_addr_length()
608 base = (~base) + 1; cpqhp_save_base_addr_length()
612 /* memory base */ cpqhp_save_base_addr_length()
613 base = base & 0xFFFFFFF0; cpqhp_save_base_addr_length()
614 base = (~base) + 1; cpqhp_save_base_addr_length()
619 base = 0x0L; cpqhp_save_base_addr_length()
625 base; cpqhp_save_base_addr_length()
628 } /* End of base register loop */ cpqhp_save_base_addr_length()
631 /* Figure out IO and memory base lengths */ cpqhp_save_base_addr_length()
635 pci_bus_read_config_dword (pci_bus, devfn, cloop, &base); cpqhp_save_base_addr_length()
638 if (base) { cpqhp_save_base_addr_length()
639 if (base & 0x01L) { cpqhp_save_base_addr_length()
640 /* IO base cpqhp_save_base_addr_length()
641 * base = amount of IO space cpqhp_save_base_addr_length()
644 base = base & 0xFFFFFFFE; cpqhp_save_base_addr_length()
645 base = (~base) + 1; cpqhp_save_base_addr_length()
649 /* memory base cpqhp_save_base_addr_length()
650 * base = amount of memory cpqhp_save_base_addr_length()
653 base = base & 0xFFFFFFF0; cpqhp_save_base_addr_length()
654 base = (~base) + 1; cpqhp_save_base_addr_length()
659 base = 0x0L; cpqhp_save_base_addr_length()
664 func->base_length[(cloop - 0x10) >> 2] = base; cpqhp_save_base_addr_length()
667 } /* End of base register loop */ cpqhp_save_base_addr_length()
703 u32 base; cpqhp_save_used_resources() local
739 bus_node->base = secondary_bus; cpqhp_save_used_resources()
745 /* Save IO base and Limit registers */ cpqhp_save_used_resources()
754 io_node->base = (b_base & 0xF0) << 8; cpqhp_save_used_resources()
761 /* Save memory base and Limit registers */ cpqhp_save_used_resources()
770 mem_node->base = w_base << 16; cpqhp_save_used_resources()
777 /* Save prefetchable memory base and Limit registers */ cpqhp_save_used_resources()
786 p_mem_node->base = w_base << 16; cpqhp_save_used_resources()
792 /* Figure out IO and memory base lengths */ cpqhp_save_used_resources()
798 pci_bus_read_config_dword(pci_bus, devfn, cloop, &base); cpqhp_save_used_resources()
800 temp_register = base; cpqhp_save_used_resources()
803 if (base) { cpqhp_save_used_resources()
804 if (((base & 0x03L) == 0x01) cpqhp_save_used_resources()
806 /* IO base cpqhp_save_used_resources()
810 temp_register = base & 0xFFFFFFFE; cpqhp_save_used_resources()
818 io_node->base = cpqhp_save_used_resources()
825 if (((base & 0x0BL) == 0x08) cpqhp_save_used_resources()
827 /* prefetchable memory base */ cpqhp_save_used_resources()
828 temp_register = base & 0xFFFFFFF0; cpqhp_save_used_resources()
836 p_mem_node->base = save_base & (~0x0FL); cpqhp_save_used_resources()
842 if (((base & 0x0BL) == 0x00) cpqhp_save_used_resources()
844 /* prefetchable memory base */ cpqhp_save_used_resources()
845 temp_register = base & 0xFFFFFFF0; cpqhp_save_used_resources()
853 mem_node->base = save_base & (~0x0FL); cpqhp_save_used_resources()
861 } /* End of base register loop */ cpqhp_save_used_resources()
864 /* Figure out IO and memory base lengths */ cpqhp_save_used_resources()
870 pci_bus_read_config_dword(pci_bus, devfn, cloop, &base); cpqhp_save_used_resources()
872 temp_register = base; cpqhp_save_used_resources()
875 if (base) { cpqhp_save_used_resources()
876 if (((base & 0x03L) == 0x01) cpqhp_save_used_resources()
878 /* IO base cpqhp_save_used_resources()
882 temp_register = base & 0xFFFFFFFE; cpqhp_save_used_resources()
890 io_node->base = save_base & (~0x01L); cpqhp_save_used_resources()
896 if (((base & 0x0BL) == 0x08) cpqhp_save_used_resources()
898 /* prefetchable memory base */ cpqhp_save_used_resources()
899 temp_register = base & 0xFFFFFFF0; cpqhp_save_used_resources()
907 p_mem_node->base = save_base & (~0x0FL); cpqhp_save_used_resources()
913 if (((base & 0x0BL) == 0x00) cpqhp_save_used_resources()
915 /* prefetchable memory base */ cpqhp_save_used_resources()
916 temp_register = base & 0xFFFFFFF0; cpqhp_save_used_resources()
924 mem_node->base = save_base & (~0x0FL); cpqhp_save_used_resources()
932 } /* End of base register loop */ cpqhp_save_used_resources()
996 /* Check all the base Address Registers to make sure cpqhp_configure_board()
1037 u32 base; cpqhp_valid_replace() local
1108 /* Figure out IO and memory base lengths */ cpqhp_valid_replace()
1112 pci_bus_read_config_dword (pci_bus, devfn, cloop, &base); cpqhp_valid_replace()
1115 if (base) { cpqhp_valid_replace()
1116 if (base & 0x01L) { cpqhp_valid_replace()
1117 /* IO base cpqhp_valid_replace()
1118 * set base = amount of IO cpqhp_valid_replace()
1121 base = base & 0xFFFFFFFE; cpqhp_valid_replace()
1122 base = (~base) + 1; cpqhp_valid_replace()
1126 /* memory base */ cpqhp_valid_replace()
1127 base = base & 0xFFFFFFF0; cpqhp_valid_replace()
1128 base = (~base) + 1; cpqhp_valid_replace()
1133 base = 0x0L; cpqhp_valid_replace()
1138 if (func->base_length[(cloop - 0x10) >> 2] != base) cpqhp_valid_replace()
1144 } /* End of base register loop */ cpqhp_valid_replace()
1245 dbg("dev|IO base|length|Mem base|length|Pre base|length|PB SB MB\n"); cpqhp_find_available_resources()
1302 /* If we've got a valid IO base, use it */ cpqhp_find_available_resources()
1311 io_node->base = io_base; cpqhp_find_available_resources()
1314 dbg("found io_node(base, length) = %x, %x\n", cpqhp_find_available_resources()
1315 io_node->base, io_node->length); cpqhp_find_available_resources()
1326 /* If we've got a valid memory base, use it */ cpqhp_find_available_resources()
1333 mem_node->base = mem_base << 16; cpqhp_find_available_resources()
1337 dbg("found mem_node(base, length) = %x, %x\n", cpqhp_find_available_resources()
1338 mem_node->base, mem_node->length); cpqhp_find_available_resources()
1349 /* If we've got a valid prefetchable memory base, and cpqhp_find_available_resources()
1350 * the base + length isn't greater than 0xFFFF cpqhp_find_available_resources()
1358 p_mem_node->base = pre_mem_base << 16; cpqhp_find_available_resources()
1361 dbg("found p_mem_node(base, length) = %x, %x\n", cpqhp_find_available_resources()
1362 p_mem_node->base, p_mem_node->length); cpqhp_find_available_resources()
1383 bus_node->base = secondary_bus; cpqhp_find_available_resources()
1385 dbg("found bus_node(base, length) = %x, %x\n", cpqhp_find_available_resources()
1386 bus_node->base, bus_node->length); cpqhp_find_available_resources()
/linux-4.1.27/include/sound/
H A Dsnd_wavefront.h22 unsigned long base; /* I/O port address */ member in struct:_snd_wavefront_midi
50 unsigned long base; /* low i/o port address */ member in struct:_snd_wavefront
53 #define mpu_data_port base
54 #define mpu_command_port base + 1 /* write semantics */
55 #define mpu_status_port base + 1 /* read semantics */
56 #define data_port base + 2
57 #define status_port base + 3 /* read semantics */
58 #define control_port base + 3 /* write semantics */
59 #define block_port base + 4 /* 16 bit, writeonly */
60 #define last_block_port base + 6 /* 16 bit, writeonly */
68 #define fx_status base + 8
69 #define fx_op base + 8
70 #define fx_lcr base + 9
71 #define fx_dsp_addr base + 0xa
72 #define fx_dsp_page base + 0xb
73 #define fx_dsp_lsb base + 0xc
74 #define fx_dsp_msb base + 0xd
75 #define fx_mod_addr base + 0xe
76 #define fx_mod_data base + 0xf
/linux-4.1.27/drivers/gpu/drm/nouveau/nvif/
H A Dclient.c32 return client->driver->ioctl(client->base.priv, client->super, data, size, NULL); nvif_client_ioctl()
38 return client->driver->suspend(client->base.priv); nvif_client_suspend()
44 return client->driver->resume(client->base.priv); nvif_client_resume()
51 client->driver->fini(client->base.priv); nvif_client_fini()
53 client->base.parent = NULL; nvif_client_fini()
54 nvif_object_fini(&client->base); nvif_client_fini()
77 ret = nvif_object_init(NULL, (void*)dtor, 0, 0, NULL, 0, &client->base); nvif_client_init()
81 client->base.parent = &client->base; nvif_client_init()
82 client->base.handle = ~0; nvif_client_init()
83 client->object = &client->base; nvif_client_init()
89 &client->base.priv); nvif_client_init()
129 nvif_object_ref(&client->base, (struct nvif_object **)pclient); nvif_client_ref()
/linux-4.1.27/arch/arm/plat-samsung/
H A Dpm-gpio.c35 chip->pm_save[0] = __raw_readl(chip->base + OFFS_CON); samsung_gpio_pm_1bit_save()
36 chip->pm_save[1] = __raw_readl(chip->base + OFFS_DAT); samsung_gpio_pm_1bit_save()
41 void __iomem *base = chip->base; samsung_gpio_pm_1bit_resume() local
42 u32 old_gpcon = __raw_readl(base + OFFS_CON); samsung_gpio_pm_1bit_resume()
43 u32 old_gpdat = __raw_readl(base + OFFS_DAT); samsung_gpio_pm_1bit_resume()
54 __raw_writel(gpcon, base + OFFS_CON); samsung_gpio_pm_1bit_resume()
58 __raw_writel(gps_gpdat, base + OFFS_DAT); samsung_gpio_pm_1bit_resume()
59 __raw_writel(gps_gpcon, base + OFFS_CON); samsung_gpio_pm_1bit_resume()
72 chip->pm_save[0] = __raw_readl(chip->base + OFFS_CON); samsung_gpio_pm_2bit_save()
73 chip->pm_save[1] = __raw_readl(chip->base + OFFS_DAT); samsung_gpio_pm_2bit_save()
74 chip->pm_save[2] = __raw_readl(chip->base + OFFS_UP); samsung_gpio_pm_2bit_save()
128 void __iomem *base = chip->base; samsung_gpio_pm_2bit_resume() local
129 u32 old_gpcon = __raw_readl(base + OFFS_CON); samsung_gpio_pm_2bit_resume()
130 u32 old_gpdat = __raw_readl(base + OFFS_DAT); samsung_gpio_pm_2bit_resume()
138 __raw_writel(chip->pm_save[2], base + OFFS_UP); samsung_gpio_pm_2bit_resume()
181 __raw_writel(gpcon, base + OFFS_CON); samsung_gpio_pm_2bit_resume()
185 __raw_writel(gps_gpdat, base + OFFS_DAT); samsung_gpio_pm_2bit_resume()
186 __raw_writel(gps_gpcon, base + OFFS_CON); samsung_gpio_pm_2bit_resume()
200 chip->pm_save[1] = __raw_readl(chip->base + OFFS_CON); samsung_gpio_pm_4bit_save()
201 chip->pm_save[2] = __raw_readl(chip->base + OFFS_DAT); samsung_gpio_pm_4bit_save()
202 chip->pm_save[3] = __raw_readl(chip->base + OFFS_UP); samsung_gpio_pm_4bit_save()
205 chip->pm_save[0] = __raw_readl(chip->base - 4); samsung_gpio_pm_4bit_save()
249 void __iomem *con = chip->base + (index * 4); samsung_gpio_pm_4bit_con()
264 void __iomem *base = chip->base; samsung_gpio_pm_4bit_resume() local
266 u32 old_gpdat = __raw_readl(base + OFFS_DAT); samsung_gpio_pm_4bit_resume()
272 old_gpcon[1] = __raw_readl(base + OFFS_CON); samsung_gpio_pm_4bit_resume()
276 old_gpcon[0] = __raw_readl(base - 4); samsung_gpio_pm_4bit_resume()
282 __raw_writel(chip->pm_save[2], base + OFFS_DAT); samsung_gpio_pm_4bit_resume()
283 __raw_writel(chip->pm_save[1], base + OFFS_CON); samsung_gpio_pm_4bit_resume()
285 __raw_writel(chip->pm_save[0], base - 4); samsung_gpio_pm_4bit_resume()
287 __raw_writel(chip->pm_save[2], base + OFFS_DAT); samsung_gpio_pm_4bit_resume()
288 __raw_writel(chip->pm_save[3], base + OFFS_UP); samsung_gpio_pm_4bit_resume()
293 __raw_readl(base - 4), samsung_gpio_pm_4bit_resume()
294 __raw_readl(base + OFFS_CON), samsung_gpio_pm_4bit_resume()
299 __raw_readl(base + OFFS_CON), samsung_gpio_pm_4bit_resume()
/linux-4.1.27/arch/mips/include/asm/netlogic/xlp-hal/
H A Dpic.h62 #define PIC_IPICTRL_IDB 16 /* interrupt destination base */
71 #define PIC_IRT_DB 16 /* Destination base */
228 nlm_9xx_pic_write_irt(uint64_t base, int irt_num, int en, int nmi, nlm_9xx_pic_write_irt() argument
238 nlm_write_pic_reg(base, PIC_9XX_IRT(irt_num), val); nlm_9xx_pic_write_irt()
242 nlm_pic_write_irt(uint64_t base, int irt_num, int en, int nmi, nlm_pic_write_irt() argument
252 nlm_write_pic_reg(base, PIC_IRT(irt_num), val); nlm_pic_write_irt()
256 nlm_pic_write_irt_direct(uint64_t base, int irt_num, int en, int nmi, nlm_pic_write_irt_direct() argument
260 nlm_9xx_pic_write_irt(base, irt_num, en, nmi, sch, vec, nlm_pic_write_irt_direct()
263 nlm_pic_write_irt(base, irt_num, en, nmi, sch, vec, 1, nlm_pic_write_irt_direct()
269 nlm_pic_read_timer(uint64_t base, int timer) nlm_pic_read_timer() argument
271 return nlm_read_pic_reg(base, PIC_TIMER_COUNT(timer)); nlm_pic_read_timer()
275 nlm_pic_read_timer32(uint64_t base, int timer) nlm_pic_read_timer32() argument
277 return (uint32_t)nlm_read_pic_reg(base, PIC_TIMER_COUNT(timer)); nlm_pic_read_timer32()
281 nlm_pic_write_timer(uint64_t base, int timer, uint64_t value) nlm_pic_write_timer() argument
283 nlm_write_pic_reg(base, PIC_TIMER_COUNT(timer), value); nlm_pic_write_timer()
287 nlm_pic_set_timer(uint64_t base, int timer, uint64_t value, int irq, int cpu) nlm_pic_set_timer() argument
289 uint64_t pic_ctrl = nlm_read_pic_reg(base, PIC_CTRL); nlm_pic_set_timer()
293 nlm_write_pic_reg(base, PIC_TIMER_MAXVAL(timer), value); nlm_pic_set_timer()
294 nlm_pic_write_irt_direct(base, PIC_IRT_TIMER_INDEX(timer), nlm_pic_set_timer()
299 nlm_write_pic_reg(base, PIC_CTRL, pic_ctrl); nlm_pic_set_timer()
303 nlm_pic_enable_irt(uint64_t base, int irt) nlm_pic_enable_irt() argument
308 reg = nlm_read_pic_reg(base, PIC_9XX_IRT(irt)); nlm_pic_enable_irt()
309 nlm_write_pic_reg(base, PIC_9XX_IRT(irt), reg | (1 << 22)); nlm_pic_enable_irt()
311 reg = nlm_read_pic_reg(base, PIC_IRT(irt)); nlm_pic_enable_irt()
312 nlm_write_pic_reg(base, PIC_IRT(irt), reg | (1u << 31)); nlm_pic_enable_irt()
317 nlm_pic_disable_irt(uint64_t base, int irt) nlm_pic_disable_irt() argument
322 reg = nlm_read_pic_reg(base, PIC_9XX_IRT(irt)); nlm_pic_disable_irt()
324 nlm_write_pic_reg(base, PIC_9XX_IRT(irt), reg); nlm_pic_disable_irt()
326 reg = nlm_read_pic_reg(base, PIC_IRT(irt)); nlm_pic_disable_irt()
328 nlm_write_pic_reg(base, PIC_IRT(irt), reg); nlm_pic_disable_irt()
333 nlm_pic_send_ipi(uint64_t base, int hwt, int irq, int nmi) nlm_pic_send_ipi() argument
344 nlm_write_pic_reg(base, PIC_IPI_CTL, ipi); nlm_pic_send_ipi()
348 nlm_pic_ack(uint64_t base, int irt_num) nlm_pic_ack() argument
350 nlm_write_pic_reg(base, PIC_INT_ACK, irt_num); nlm_pic_ack()
354 nlm_write_pic_reg(base, PIC_STATUS, (1 << irt_num)); nlm_pic_ack()
358 nlm_pic_init_irt(uint64_t base, int irt, int irq, int hwt, int en) nlm_pic_init_irt() argument
360 nlm_pic_write_irt_direct(base, irt, en, 0, 0, irq, hwt); nlm_pic_init_irt()
H A Duart.h103 nlm_uart_set_baudrate(uint64_t base, int baud) nlm_uart_set_baudrate() argument
107 lcr = nlm_read_uart_reg(base, UART_LINE_CTL); nlm_uart_set_baudrate()
110 nlm_write_uart_reg(base, UART_LINE_CTL, lcr | (1 << 7)); nlm_uart_set_baudrate()
111 nlm_write_uart_reg(base, UART_DIVISOR0, nlm_uart_set_baudrate()
113 nlm_write_uart_reg(base, UART_DIVISOR1, nlm_uart_set_baudrate()
117 nlm_write_uart_reg(base, UART_LINE_CTL, lcr); nlm_uart_set_baudrate()
121 nlm_uart_outbyte(uint64_t base, char c) nlm_uart_outbyte() argument
126 lsr = nlm_read_uart_reg(base, UART_LINE_STS); nlm_uart_outbyte()
131 nlm_write_uart_reg(base, UART_TX_DATA, (int)c); nlm_uart_outbyte()
135 nlm_uart_inbyte(uint64_t base) nlm_uart_inbyte() argument
140 lsr = nlm_read_uart_reg(base, UART_LINE_STS); nlm_uart_inbyte()
146 data = nlm_read_uart_reg(base, UART_RX_DATA); nlm_uart_inbyte()
155 nlm_uart_init(uint64_t base, int baud, int databits, int stopbits, nlm_uart_init() argument
176 nlm_write_uart_reg(base, UART_LINE_CTL, lcr); nlm_uart_init()
179 nlm_write_uart_reg(base, UART_LINE_CTL, FCR_RCV_RST | FCR_XMT_RST); nlm_uart_init()
181 nlm_uart_set_baudrate(base, baud); nlm_uart_init()
184 nlm_write_uart_reg(base, UART_MODEM_CTL, 0x1f); nlm_uart_init()
187 nlm_write_uart_reg(base, UART_INT_EN, IER_ERXRDY | IER_ETXRDY); nlm_uart_init()
/linux-4.1.27/arch/sparc/lib/
H A Dmemset.S38 #define ZERO_BIG_BLOCK(base, offset, source) \
39 std source, [base + offset + 0x00]; \
40 std source, [base + offset + 0x08]; \
41 std source, [base + offset + 0x10]; \
42 std source, [base + offset + 0x18]; \
43 std source, [base + offset + 0x20]; \
44 std source, [base + offset + 0x28]; \
45 std source, [base + offset + 0x30]; \
46 std source, [base + offset + 0x38];
48 #define ZERO_LAST_BLOCKS(base, offset, source) \
49 std source, [base - offset - 0x38]; \
50 std source, [base - offset - 0x30]; \
51 std source, [base - offset - 0x28]; \
52 std source, [base - offset - 0x20]; \
53 std source, [base - offset - 0x18]; \
54 std source, [base - offset - 0x10]; \
55 std source, [base - offset - 0x08]; \
56 std source, [base - offset - 0x00];
/linux-4.1.27/arch/x86/boot/
H A Dprintf.c37 #define __do_div(n, base) ({ \
39 __res = ((unsigned long) n) % (unsigned) base; \
40 n = ((unsigned long) n) / (unsigned) base; \
43 static char *number(char *str, long num, int base, int size, int precision, number() argument
46 /* we are called with base 8, 10 or 16, only, thus don't need "G..." */ number()
58 if (base < 2 || base > 16) number()
76 if (base == 16) number()
78 else if (base == 8) number()
86 tmp[i++] = (digits[__do_div(num, base)] | locase); number()
96 if (base == 8) number()
98 else if (base == 16) { number()
119 int i, base; vsprintf() local
194 /* default base */ vsprintf()
195 base = 10; vsprintf()
246 base = 8; vsprintf()
252 base = 16; vsprintf()
279 str = number(str, num, base, field_width, precision, flags); vsprintf()

Completed in 4056 milliseconds

1234567891011>>