Home
last modified time | relevance | path

Searched refs:TCR (Results 1 – 33 of 33) sorted by relevance

/linux-4.1.27/drivers/clocksource/
Dtimer-keystone.c28 #define TCR 0x20 macro
83 tcr = keystone_timer_readl(TCR); in keystone_timer_config()
99 keystone_timer_writel(off, TCR); in keystone_timer_config()
115 keystone_timer_writel(tcr, TCR); in keystone_timer_config()
123 tcr = keystone_timer_readl(TCR); in keystone_timer_disable()
127 keystone_timer_writel(tcr, TCR); in keystone_timer_disable()
196 keystone_timer_writel(0, TCR); in keystone_timer_init()
Dsh_tmu.c77 #define TCR 2 /* channel register */ macro
103 if (reg_nr == TCR) in sh_tmu_read()
125 if (reg_nr == TCR) in sh_tmu_write()
169 sh_tmu_write(ch, TCR, TCR_TPSC_CLK4); in __sh_tmu_enable()
194 sh_tmu_write(ch, TCR, TCR_TPSC_CLK4); in __sh_tmu_disable()
221 sh_tmu_read(ch, TCR); in sh_tmu_set_next()
224 sh_tmu_write(ch, TCR, TCR_UNIE | TCR_TPSC_CLK4); in sh_tmu_set_next()
244 sh_tmu_write(ch, TCR, TCR_TPSC_CLK4); in sh_tmu_interrupt()
246 sh_tmu_write(ch, TCR, TCR_UNIE | TCR_TPSC_CLK4); in sh_tmu_interrupt()
Dsh_mtu2.c60 #define TCR 0 /* channel register */ macro
151 [TCR] = 0,
235 sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64); in sh_mtu2_enable()
/linux-4.1.27/drivers/staging/rtl8712/
Dhal_init.c210 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
213 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
238 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
241 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
260 r8712_read32(padapter, TCR); in rtl8712_dl_fw()
264 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
267 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
289 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
292 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
304 tmp16 = r8712_read16(padapter, TCR); in rtl8712_dl_fw()
[all …]
Drtl8712_cmdctrl_regdef.h26 #define TCR (RTL8712_CMDCTRL_ + 0x0004) macro
Dusb_halinit.c275 val8 = r8712_read8(padapter, TCR); in r8712_usb_hal_bus_init()
/linux-4.1.27/arch/arm/mach-davinci/
Dtime.c51 #define TCR 0x20 macro
139 tcr = __raw_readl(t->base + TCR); in timer32_config()
143 __raw_writel(tcr, t->base + TCR); in timer32_config()
155 __raw_writel(tcr, t->base + TCR); in timer32_config()
215 __raw_writel(0, base[i] + TCR); in timer_init()
424 __raw_writel(0, base + TCR); in davinci_watchdog_reset()
/linux-4.1.27/drivers/net/wireless/rtlwifi/rtl8192se/
Dfw.c66 cpustatus = rtl_read_byte(rtlpriv, TCR); in _rtl92s_firmware_enable_cpu()
239 cpustatus = rtl_read_byte(rtlpriv, TCR); in _rtl92s_firmware_checkready()
257 cpustatus = rtl_read_byte(rtlpriv, TCR); in _rtl92s_firmware_checkready()
282 cpustatus = rtl_read_byte(rtlpriv, TCR); in _rtl92s_firmware_checkready()
303 cpustatus = rtl_read_byte(rtlpriv, TCR); in _rtl92s_firmware_checkready()
323 tmpu4b = rtl_read_dword(rtlpriv, TCR); in _rtl92s_firmware_checkready()
324 rtl_write_dword(rtlpriv, TCR, (tmpu4b & (~TCR_ICV))); in _rtl92s_firmware_checkready()
Dhw.c601 rtl_write_byte(rtlpriv, TCR, 0); in _rtl92se_macconfig_before_fwdownload()
741 tmpu1b = rtl_read_byte(rtlpriv, TCR); in _rtl92se_macconfig_before_fwdownload()
790 rtl_write_dword(rtlpriv, TCR, rtl_read_dword(rtlpriv, TCR) | in _rtl92se_macconfig_after_fwdownload()
1209 temp = rtl_read_dword(rtlpriv, TCR); in _rtl92se_set_media_status()
1210 rtl_write_dword(rtlpriv, TCR, temp & (~BIT(8))); in _rtl92se_set_media_status()
1211 rtl_write_dword(rtlpriv, TCR, temp | BIT(8)); in _rtl92se_set_media_status()
1453 rtl_write_byte(rtlpriv, TCR, 0); in _rtl92se_power_domain_init()
Dreg.h61 #define TCR 0x0044 macro
/linux-4.1.27/drivers/watchdog/
Ddavinci_wdt.c37 #define TCR (0x20) macro
81 iowrite32(0, davinci_wdt->base + TCR); in davinci_wdt_start()
95 iowrite32(ENAMODE12_PERIODIC, davinci_wdt->base + TCR); in davinci_wdt_start()
/linux-4.1.27/arch/sh/include/asm/
Ddma-register.h19 #define TCR 0x08 /* Transfer Count Register */ macro
/linux-4.1.27/drivers/net/ethernet/smsc/
Dsmc91c92_cs.c148 #define TCR 0 /* transmit control register */ macro
1098 mask_bits(0xff00, ioaddr + TCR); in smc_close()
1294 outw(inw(ioaddr + TCR) | TCR_ENABLE | smc->duplex, ioaddr + TCR); in smc_tx_err()
1329 outw(inw(ioaddr + TCR) | TCR_ENABLE | smc->duplex, ioaddr + TCR); in smc_eph_irq()
1652 outw(TCR_CLEAR, ioaddr + TCR); in smc_reset()
1681 TCR_ENABLE | TCR_PAD_EN | smc->duplex, ioaddr + TCR); in smc_reset()
1787 outw(inw(ioaddr + TCR) | smc->duplex, ioaddr + TCR); in media_check()
1861 tmp = inw(ioaddr + TCR); in smc_netdev_get_ecmd()
1887 tmp = inw(ioaddr + TCR); in smc_netdev_set_ecmd()
1892 outw(tmp, ioaddr + TCR); in smc_netdev_set_ecmd()
Dsmc9194.c332 outw( TCR_CLEAR, ioaddr + TCR ); in smc_reset()
363 outw( TCR_NORMAL, ioaddr + TCR ); in smc_enable()
394 outb( TCR_CLEAR, ioaddr + TCR ); in smc_shutdown()
1313 outw( inw( ioaddr + TCR ) | TCR_ENABLE, ioaddr + TCR ); in smc_tx()
Dsmc9194.h64 #define TCR 0 /* transmit control register */ macro
/linux-4.1.27/arch/powerpc/kernel/
Dswsusp_asm64.S121 SAVE_SPR(TCR)
247 RESTORE_SPR(TCR)
/linux-4.1.27/arch/sh/drivers/dma/
Ddma-sh.c228 (dma_base_addr(chan->chan) + TCR)); in sh_dmac_xfer_dma()
240 return __raw_readl(dma_base_addr(chan->chan) + TCR) in sh_dmac_get_dma_residue()
/linux-4.1.27/drivers/tty/
Dsynclink_gt.c395 #define TCR 0x82 /* tx control */ macro
1422 value = rd_reg16(info, TCR); in set_break()
1427 wr_reg16(info, TCR, value); in set_break()
2302 unsigned short val = rd_reg16(info, TCR); in isr_txeom()
2303 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */ in isr_txeom()
2304 wr_reg16(info, TCR, val); /* clear reset bit */ in isr_txeom()
2894 val = rd_reg16(info, TCR); in set_interface()
2899 wr_reg16(info, TCR, val); in set_interface()
4051 wr_reg16(info, TCR, in tx_start()
4052 (unsigned short)((rd_reg16(info, TCR) | BIT1) & ~BIT2)); in tx_start()
[all …]
/linux-4.1.27/drivers/net/ethernet/amd/
Dariadne.h381 volatile u_char TCR; /* Timer Control Register */ member
/linux-4.1.27/drivers/dma/sh/
Dshdmac.c44 #define TCR 0x08 /* Transfer Count Register */ macro
223 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR); in dmae_set_reg()
427 (sh_dmae_readl(sh_chan, TCR) << sh_chan->xmit_shift); in sh_dmae_get_partial()
/linux-4.1.27/drivers/net/ethernet/via/
Dvia-velocity.c950 BYTE_REG_BITS_OFF(TCR_TB2BDIS, &regs->TCR); in velocity_set_media_mode()
956 BYTE_REG_BITS_ON(TCR_TB2BDIS, &regs->TCR); in velocity_set_media_mode()
1852 BYTE_REG_BITS_ON(TCR_TB2BDIS, &regs->TCR); in velocity_error()
1854 BYTE_REG_BITS_OFF(TCR_TB2BDIS, &regs->TCR); in velocity_error()
2582 td_ptr->tdesc1.TCR = TCR0_TIC; in velocity_xmit()
2616 td_ptr->tdesc1.TCR |= TCR0_VETAG; in velocity_xmit()
2625 td_ptr->tdesc1.TCR |= TCR0_TCPCK; in velocity_xmit()
2627 td_ptr->tdesc1.TCR |= (TCR0_UDPCK); in velocity_xmit()
2628 td_ptr->tdesc1.TCR |= TCR0_IPCK; in velocity_xmit()
Dvia-velocity.h209 u8 TCR; member
980 volatile u8 TCR; member
/linux-4.1.27/drivers/staging/rtl8192u/
Dr8192U_hw.h123 TCR = 0x040, // Transmit Configuration Register enumerator
/linux-4.1.27/arch/m68k/include/asm/
DMC68EZ328.h603 #define TCR WORD_REF(TCR_ADDR) macro
607 #define TCR1 TCR
DMC68VZ328.h696 #define TCR WORD_REF(TCR_ADDR) macro
700 #define TCR1 TCR
DMC68328.h748 #define TCR TCR1 macro
/linux-4.1.27/sound/soc/dwc/
Ddesignware_i2s.c42 #define TCR(x) (0x40 * x + 0x034) macro
256 i2s_write_reg(dev->i2s_base, TCR(ch_reg), in dw_i2s_hw_params()
/linux-4.1.27/drivers/net/wan/
Dhd64572.h108 #define TCR 0x152 /* Tx DMA Critical Request Reg */ macro
Dhd64572.c459 sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */ in sca_open()
/linux-4.1.27/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_hw.h142 TCR = 0x040, enumerator
/linux-4.1.27/drivers/spi/
Dspi-atmel.c745 spi_writel(as, TCR, len); in atmel_spi_pdc_next_xfer()
1129 spi_readl(as, TCR), spi_readl(as, RCR)); in atmel_spi_one_transfer()
1138 spi_writel(as, TCR, 0); in atmel_spi_one_transfer()
/linux-4.1.27/drivers/net/usb/
Drtl8150.c27 #define TCR 0x012f macro
627 set_registers(dev, TCR, 1, &tcr); in enable_net_traffic()
/linux-4.1.27/drivers/net/ethernet/cadence/
Dmacb.c2504 macb_writel(lp, TCR, skb->len); in at91ether_start_xmit()