Searched refs:cache_line_size (Results 1 - 34 of 34) sorted by relevance

/linux-4.4.14/arch/mips/mm/
H A Dpage.c102 static int cache_line_size; variable
103 #define cache_line_mask() (cache_line_size - 1)
149 cache_line_size = cpu_dcache_line_size(); set_prefetch_parameters()
209 cache_line_size = cpu_scache_line_size(); set_prefetch_parameters()
211 cache_line_size = cpu_dcache_line_size(); set_prefetch_parameters()
218 max(cache_line_size >> 1, set_prefetch_parameters()
221 max(cache_line_size >> 1, set_prefetch_parameters()
242 } else if (cache_line_size == (half_clear_loop_size << 1)) { build_clear_pref()
301 off = cache_line_size ? min(8, pref_bias_clear_store / cache_line_size) build_clear_page()
302 * cache_line_size : 0; build_clear_page()
305 off -= cache_line_size; build_clear_page()
394 } else if (cache_line_size == (half_copy_loop_size << 1)) { build_copy_store_pref()
452 off = cache_line_size ? min(8, pref_bias_copy_load / cache_line_size) * build_copy_page()
453 cache_line_size : 0; build_copy_page()
456 off -= cache_line_size; build_copy_page()
458 off = cache_line_size ? min(8, pref_bias_copy_store / cache_line_size) * build_copy_page()
459 cache_line_size : 0; build_copy_page()
462 off -= cache_line_size; build_copy_page()
/linux-4.4.14/include/linux/
H A Dcache.h64 #define cache_line_size() L1_CACHE_BYTES macro
H A Dpci_hotplug.h132 u8 cache_line_size; member in struct:hpp_type0
/linux-4.4.14/arch/arm64/include/asm/
H A Dcache.h37 static inline int cache_line_size(void) cache_line_size() function
/linux-4.4.14/drivers/infiniband/hw/mlx5/
H A Duser.h76 __u32 cache_line_size; member in struct:mlx5_ib_alloc_ucontext_resp
H A Dmain.c630 resp.cache_line_size = L1_CACHE_BYTES; mlx5_ib_alloc_ucontext()
/linux-4.4.14/drivers/scsi/cxlflash/
H A Dcommon.h147 } __aligned(cache_line_size());
H A Dsislite.h391 char carea[cache_line_size()]; /* 128B each */
/linux-4.4.14/drivers/gpu/drm/amd/amdkfd/
H A Dkfd_crat.h161 uint16_t cache_line_size; member in struct:crat_subtype_cache
H A Dkfd_topology.c241 props->cacheline_size = cache->cache_line_size; kfd_parse_subtype_cache()
607 sysfs_show_32bit_prop(buffer, "cache_line_size", cache->cacheline_size); kfd_cache_show()
/linux-4.4.14/drivers/pci/
H A Dpci-acpi.c60 hpx->t0->cache_line_size = fields[2].integer.value; decode_type0_hpx_record()
239 hpp->t0->cache_line_size = fields[0].integer.value; acpi_run_hpp()
H A Dprobe.c1370 .cache_line_size = 8,
1390 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size); program_hpp_type0()
/linux-4.4.14/drivers/block/
H A Dcpqarray.c608 unchar cache_line_size, latency_timer; cpqarray_pci_init() local
636 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line_size); cpqarray_pci_init()
656 printk("cache_line_size = %x\n", cache_line_size); cpqarray_pci_init()
/linux-4.4.14/drivers/pci/host/
H A Dpci-mvebu.c96 u8 cache_line_size; member in struct:mvebu_sw_pci_bridge
473 bridge->cache_line_size = 0x10; mvebu_sw_pci_bridge_init()
508 bridge->latency_timer << 8 | bridge->cache_line_size; mvebu_sw_pci_bridge_read()
/linux-4.4.14/drivers/edac/
H A Di7core_edac.c2046 const int cache_line_size = 64; set_sdram_scrub_rate() local
2054 cache_line_size * 1000000; set_sdram_scrub_rate()
2086 const u32 cache_line_size = 64; get_sdram_scrub_rate() local
2106 1000000 * cache_line_size; get_sdram_scrub_rate()
/linux-4.4.14/arch/powerpc/kernel/
H A Deeh_pe.c66 alloc_size = ALIGN(alloc_size, cache_line_size()); eeh_pe_alloc()
82 cache_line_size()); eeh_pe_alloc()
H A Dcacheinfo.c231 /* not cache_line_size() because that's a macro in include/linux/cache.h */ cache_get_line_size()
/linux-4.4.14/drivers/staging/unisys/include/
H A Diochannel.h374 /* RCVPOST_BUF_SIZe must be at most page_size(4096) - cache_line_size (64) The
/linux-4.4.14/arch/x86/include/asm/
H A Dprocessor.h172 #define cache_line_size() (boot_cpu_data.x86_cache_alignment) macro
/linux-4.4.14/block/
H A Dblk-flush.c515 rq_sz = round_up(rq_sz + cmd_size, cache_line_size()); blk_alloc_flush_queue()
H A Dblk-mq.c1486 cache_line_size()); blk_mq_init_rq_map()
/linux-4.4.14/kernel/trace/
H A Dring_buffer.c1152 bpage = kzalloc_node(ALIGN(sizeof(*bpage), cache_line_size()), __rb_allocate_pages()
1212 cpu_buffer = kzalloc_node(ALIGN(sizeof(*cpu_buffer), cache_line_size()), rb_allocate_cpu_buffer()
1228 bpage = kzalloc_node(ALIGN(sizeof(*bpage), cache_line_size()), rb_allocate_cpu_buffer()
1310 buffer = kzalloc(ALIGN(sizeof(*buffer), cache_line_size()), __ring_buffer_alloc()
1344 buffer->buffers = kzalloc(ALIGN(bsize, cache_line_size()), __ring_buffer_alloc()
/linux-4.4.14/drivers/net/ethernet/mellanox/mlx4/
H A Dfw.c1747 (ilog2(cache_line_size()) - 4) << 5; mlx4_INIT_HCA()
1796 dev->caps.eqe_size = cache_line_size(); mlx4_INIT_HCA()
1797 dev->caps.cqe_size = cache_line_size(); mlx4_INIT_HCA()
H A Dmain.c245 if (cache_line_size() == 128 || cache_line_size() == 256) { mlx4_enable_cqe_eqe_stride()
254 if (cache_line_size() != 32 && cache_line_size() != 64) mlx4_enable_cqe_eqe_stride()
/linux-4.4.14/drivers/gpu/drm/i915/
H A Di915_guc_submission.c292 const uint32_t cacheline_size = cache_line_size(); select_doorbell_cacheline()
/linux-4.4.14/mm/
H A Dslab_common.c307 unsigned long ralign = cache_line_size(); calculate_alignment()
H A Dslab.c2191 size >= 256 && cachep->object_size > cache_line_size() && __kmem_cache_create()
2251 cachep->colour_off = cache_line_size(); __kmem_cache_create()
H A Dslub.c3925 cache_line_size(), kmem_cache_init()
/linux-4.4.14/arch/arm64/kernel/
H A Dcpufeature.c922 cls = cache_line_size(); setup_cpu_features()
/linux-4.4.14/drivers/scsi/
H A Dipr.h1402 u8 cache_line_size; member in struct:ipr_chip_cfg_t
H A Dipr.c110 .cache_line_size = 0x20,
135 .cache_line_size = 0x20,
160 .cache_line_size = 0x20,
10071 ioa_cfg->chip_cfg->cache_line_size); ipr_probe_ioa()
/linux-4.4.14/drivers/net/ethernet/chelsio/cxgb4/
H A Dt4_hw.c6103 * @cache_line_size: the host's Cache Line Size
6110 unsigned int cache_line_size) t4_fixup_host_params()
6114 unsigned int stat_len = cache_line_size > 64 ? 128 : 64; t4_fixup_host_params()
6115 unsigned int fl_align = cache_line_size < 32 ? 32 : cache_line_size; t4_fixup_host_params()
6109 t4_fixup_host_params(struct adapter *adap, unsigned int page_size, unsigned int cache_line_size) t4_fixup_host_params() argument
H A Dcxgb4.h1355 unsigned int cache_line_size);
/linux-4.4.14/drivers/staging/fwserial/
H A Dfwserial.c999 cache_line_size(), fwtty_port_activate()

Completed in 1335 milliseconds