Home
last modified time | relevance | path

Searched refs:spll (Results 1 – 23 of 23) sorted by relevance

/linux-4.1.27/drivers/gpu/drm/radeon/
Dradeon_clocks.c37 struct radeon_pll *spll = &rdev->clock.spll; in radeon_legacy_get_engine_clock() local
43 fb_div *= spll->reference_freq; in radeon_legacy_get_engine_clock()
106 struct radeon_pll *spll = &rdev->clock.spll; in radeon_read_clocks_OF() local
145 spll->reference_freq = mpll->reference_freq = p1pll->reference_freq; in radeon_read_clocks_OF()
146 spll->reference_div = mpll->reference_div = in radeon_read_clocks_OF()
181 struct radeon_pll *spll = &rdev->clock.spll; in radeon_get_clock_info() local
209 if (spll->reference_div < 2) in radeon_get_clock_info()
210 spll->reference_div = in radeon_get_clock_info()
215 mpll->reference_div = spll->reference_div; in radeon_get_clock_info()
228 spll->reference_freq = 1432; in radeon_get_clock_info()
[all …]
Dradeon_combios.c736 struct radeon_pll *spll = &rdev->clock.spll; in radeon_combios_get_clock_info() local
763 spll->reference_freq = RBIOS16(pll_info + 0x1a); in radeon_combios_get_clock_info()
764 spll->reference_div = RBIOS16(pll_info + 0x1c); in radeon_combios_get_clock_info()
765 spll->pll_out_min = RBIOS32(pll_info + 0x1e); in radeon_combios_get_clock_info()
766 spll->pll_out_max = RBIOS32(pll_info + 0x22); in radeon_combios_get_clock_info()
769 spll->pll_in_min = RBIOS32(pll_info + 0x48); in radeon_combios_get_clock_info()
770 spll->pll_in_max = RBIOS32(pll_info + 0x4c); in radeon_combios_get_clock_info()
773 spll->pll_in_min = 40; in radeon_combios_get_clock_info()
774 spll->pll_in_max = 500; in radeon_combios_get_clock_info()
Dradeon_atombios.c1144 struct radeon_pll *spll = &rdev->clock.spll; in radeon_atom_get_clock_info() local
1197 spll->reference_freq = in radeon_atom_get_clock_info()
1200 spll->reference_freq = in radeon_atom_get_clock_info()
1202 spll->reference_div = 0; in radeon_atom_get_clock_info()
1204 spll->pll_out_min = in radeon_atom_get_clock_info()
1206 spll->pll_out_max = in radeon_atom_get_clock_info()
1210 if (spll->pll_out_min == 0) { in radeon_atom_get_clock_info()
1212 spll->pll_out_min = 64800; in radeon_atom_get_clock_info()
1214 spll->pll_out_min = 20000; in radeon_atom_get_clock_info()
1217 spll->pll_in_min = in radeon_atom_get_clock_info()
[all …]
Drv740_dpm.c132 u32 reference_clock = rdev->clock.spll.reference_freq; in rv740_populate_sclk_value()
Drv6xx_dpm.c164 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_output_stepping()
429 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_compute_count_for_delay()
552 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_program_engine_spread_spectrum()
841 u32 ref_clk = rdev->clock.spll.reference_freq; in rv6xx_program_bsp()
Drs780_dpm.c990 u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) / in rs780_dpm_debugfs_print_current_performance_level()
1012 u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) / in rs780_dpm_get_current_sclk()
Drv730_dpm.c52 u32 reference_clock = rdev->clock.spll.reference_freq; in rv730_populate_sclk_value()
Dradeon_uvd.c920 unsigned vco_freq, ref_freq = rdev->clock.spll.reference_freq; in radeon_uvd_calc_upll_dividers()
Dradeon_kms.c329 *value = rdev->clock.spll.reference_freq * 10; in radeon_info_ioctl()
Drv770.c792 u32 reference_clock = rdev->clock.spll.reference_freq; in rv770_get_xclk()
Dci_dpm.c1960 u32 ref_clock = rdev->clock.spll.reference_freq; in ci_program_display_gap()
2980 table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq; in ci_populate_smc_acpi_level()
3139 u32 reference_clock = rdev->clock.spll.reference_freq; in ci_calculate_sclk_params()
Dr600.c147 return rdev->clock.spll.reference_freq; in r600_get_xclk()
174 if (rdev->clock.spll.reference_freq == 10000) in r600_set_uvd_clocks()
Drv770_dpm.c501 u32 reference_clock = rdev->clock.spll.reference_freq; in rv770_populate_sclk_value()
Dradeon.h262 struct radeon_pll spll; member
Dni_dpm.c2012 u32 reference_clock = rdev->clock.spll.reference_freq; in ni_calculate_sclk_params()
Dsi.c1310 u32 reference_clock = rdev->clock.spll.reference_freq; in si_get_xclk()
Dsi_dpm.c4734 u32 reference_clock = rdev->clock.spll.reference_freq; in si_calculate_sclk_params()
Dcik.c1690 u32 reference_clock = rdev->clock.spll.reference_freq; in cik_get_xclk()
/linux-4.1.27/drivers/gpu/drm/nouveau/nvkm/subdev/clk/
Dnv40.c36 u32 spll; member
181 priv->spll = 0xc0000000 | (log2P << 16) | (N1 << 8) | M1; in nv40_clk_calc()
184 priv->spll = 0x00000000; in nv40_clk_calc()
198 nv_mask(priv, 0x004008, 0xc007ffff, priv->spll); in nv40_clk_prog()
Dnv50.c468 clk_mask(hwsq, spll[0], 0xc03f0100, (P1 << 19) | (P1 << 16)); in nv50_clk_calc()
475 clk_mask(hwsq, spll[0], 0xc03f0100, in nv50_clk_calc()
477 clk_mask(hwsq, spll[1], 0x0000ffff, (N << 8) | M); in nv50_clk_calc()
/linux-4.1.27/Documentation/devicetree/bindings/clock/
Dimx31-clock.txt19 spll 4
/linux-4.1.27/arch/arm/mach-imx/
Dclk-imx31.c37 dummy, ckih, ckil, mpll, spll, upll, mcu_main, hsp, ahb, nfc, ipg, enumerator
60 clk[spll] = imx_clk_pllv1("spll", "ckih", base + MXC_CCM_SRPCTL); in mx31_clocks_init()
/linux-4.1.27/drivers/clk/samsung/
Dclk-exynos5420.c147 apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll, enumerator
1238 [spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,