1/* 2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips 3 * Copyright (c) 2008-2009 Marvell Semiconductor 4 * 5 * This program is free software; you can redistribute it and/or modify 6 * it under the terms of the GNU General Public License as published by 7 * the Free Software Foundation; either version 2 of the License, or 8 * (at your option) any later version. 9 */ 10 11#include <linux/delay.h> 12#include <linux/jiffies.h> 13#include <linux/list.h> 14#include <linux/module.h> 15#include <linux/netdevice.h> 16#include <linux/phy.h> 17#include <net/dsa.h> 18#include "mv88e6060.h" 19 20static int reg_read(struct dsa_switch *ds, int addr, int reg) 21{ 22 struct mii_bus *bus = dsa_host_dev_to_mii_bus(ds->master_dev); 23 24 if (bus == NULL) 25 return -EINVAL; 26 27 return mdiobus_read_nested(bus, ds->pd->sw_addr + addr, reg); 28} 29 30#define REG_READ(addr, reg) \ 31 ({ \ 32 int __ret; \ 33 \ 34 __ret = reg_read(ds, addr, reg); \ 35 if (__ret < 0) \ 36 return __ret; \ 37 __ret; \ 38 }) 39 40 41static int reg_write(struct dsa_switch *ds, int addr, int reg, u16 val) 42{ 43 struct mii_bus *bus = dsa_host_dev_to_mii_bus(ds->master_dev); 44 45 if (bus == NULL) 46 return -EINVAL; 47 48 return mdiobus_write_nested(bus, ds->pd->sw_addr + addr, reg, val); 49} 50 51#define REG_WRITE(addr, reg, val) \ 52 ({ \ 53 int __ret; \ 54 \ 55 __ret = reg_write(ds, addr, reg, val); \ 56 if (__ret < 0) \ 57 return __ret; \ 58 }) 59 60static char *mv88e6060_probe(struct device *host_dev, int sw_addr) 61{ 62 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev); 63 int ret; 64 65 if (bus == NULL) 66 return NULL; 67 68 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID); 69 if (ret >= 0) { 70 if (ret == PORT_SWITCH_ID_6060) 71 return "Marvell 88E6060 (A0)"; 72 if (ret == PORT_SWITCH_ID_6060_R1 || 73 ret == PORT_SWITCH_ID_6060_R2) 74 return "Marvell 88E6060 (B0)"; 75 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060) 76 return "Marvell 88E6060"; 77 } 78 79 return NULL; 80} 81 82static int mv88e6060_switch_reset(struct dsa_switch *ds) 83{ 84 int i; 85 int ret; 86 unsigned long timeout; 87 88 /* Set all ports to the disabled state. */ 89 for (i = 0; i < MV88E6060_PORTS; i++) { 90 ret = REG_READ(REG_PORT(i), PORT_CONTROL); 91 REG_WRITE(REG_PORT(i), PORT_CONTROL, 92 ret & ~PORT_CONTROL_STATE_MASK); 93 } 94 95 /* Wait for transmit queues to drain. */ 96 usleep_range(2000, 4000); 97 98 /* Reset the switch. */ 99 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL, 100 GLOBAL_ATU_CONTROL_SWRESET | 101 GLOBAL_ATU_CONTROL_ATUSIZE_1024 | 102 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN); 103 104 /* Wait up to one second for reset to complete. */ 105 timeout = jiffies + 1 * HZ; 106 while (time_before(jiffies, timeout)) { 107 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS); 108 if (ret & GLOBAL_STATUS_INIT_READY) 109 break; 110 111 usleep_range(1000, 2000); 112 } 113 if (time_after(jiffies, timeout)) 114 return -ETIMEDOUT; 115 116 return 0; 117} 118 119static int mv88e6060_setup_global(struct dsa_switch *ds) 120{ 121 /* Disable discarding of frames with excessive collisions, 122 * set the maximum frame size to 1536 bytes, and mask all 123 * interrupt sources. 124 */ 125 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, GLOBAL_CONTROL_MAX_FRAME_1536); 126 127 /* Enable automatic address learning, set the address 128 * database size to 1024 entries, and set the default aging 129 * time to 5 minutes. 130 */ 131 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL, 132 GLOBAL_ATU_CONTROL_ATUSIZE_1024 | 133 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN); 134 135 return 0; 136} 137 138static int mv88e6060_setup_port(struct dsa_switch *ds, int p) 139{ 140 int addr = REG_PORT(p); 141 142 /* Do not force flow control, disable Ingress and Egress 143 * Header tagging, disable VLAN tunneling, and set the port 144 * state to Forwarding. Additionally, if this is the CPU 145 * port, enable Ingress and Egress Trailer tagging mode. 146 */ 147 REG_WRITE(addr, PORT_CONTROL, 148 dsa_is_cpu_port(ds, p) ? 149 PORT_CONTROL_TRAILER | 150 PORT_CONTROL_INGRESS_MODE | 151 PORT_CONTROL_STATE_FORWARDING : 152 PORT_CONTROL_STATE_FORWARDING); 153 154 /* Port based VLAN map: give each port its own address 155 * database, allow the CPU port to talk to each of the 'real' 156 * ports, and allow each of the 'real' ports to only talk to 157 * the CPU port. 158 */ 159 REG_WRITE(addr, PORT_VLAN_MAP, 160 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) | 161 (dsa_is_cpu_port(ds, p) ? 162 ds->phys_port_mask : 163 BIT(ds->dst->cpu_port))); 164 165 /* Port Association Vector: when learning source addresses 166 * of packets, add the address to the address database using 167 * a port bitmap that has only the bit for this port set and 168 * the other bits clear. 169 */ 170 REG_WRITE(addr, PORT_ASSOC_VECTOR, BIT(p)); 171 172 return 0; 173} 174 175static int mv88e6060_setup(struct dsa_switch *ds) 176{ 177 int i; 178 int ret; 179 180 ret = mv88e6060_switch_reset(ds); 181 if (ret < 0) 182 return ret; 183 184 /* @@@ initialise atu */ 185 186 ret = mv88e6060_setup_global(ds); 187 if (ret < 0) 188 return ret; 189 190 for (i = 0; i < MV88E6060_PORTS; i++) { 191 ret = mv88e6060_setup_port(ds, i); 192 if (ret < 0) 193 return ret; 194 } 195 196 return 0; 197} 198 199static int mv88e6060_set_addr(struct dsa_switch *ds, u8 *addr) 200{ 201 /* Use the same MAC Address as FD Pause frames for all ports */ 202 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_01, (addr[0] << 9) | addr[1]); 203 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]); 204 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]); 205 206 return 0; 207} 208 209static int mv88e6060_port_to_phy_addr(int port) 210{ 211 if (port >= 0 && port < MV88E6060_PORTS) 212 return port; 213 return -1; 214} 215 216static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum) 217{ 218 int addr; 219 220 addr = mv88e6060_port_to_phy_addr(port); 221 if (addr == -1) 222 return 0xffff; 223 224 return reg_read(ds, addr, regnum); 225} 226 227static int 228mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val) 229{ 230 int addr; 231 232 addr = mv88e6060_port_to_phy_addr(port); 233 if (addr == -1) 234 return 0xffff; 235 236 return reg_write(ds, addr, regnum, val); 237} 238 239static struct dsa_switch_driver mv88e6060_switch_driver = { 240 .tag_protocol = DSA_TAG_PROTO_TRAILER, 241 .probe = mv88e6060_probe, 242 .setup = mv88e6060_setup, 243 .set_addr = mv88e6060_set_addr, 244 .phy_read = mv88e6060_phy_read, 245 .phy_write = mv88e6060_phy_write, 246}; 247 248static int __init mv88e6060_init(void) 249{ 250 register_switch_driver(&mv88e6060_switch_driver); 251 return 0; 252} 253module_init(mv88e6060_init); 254 255static void __exit mv88e6060_cleanup(void) 256{ 257 unregister_switch_driver(&mv88e6060_switch_driver); 258} 259module_exit(mv88e6060_cleanup); 260 261MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>"); 262MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip"); 263MODULE_LICENSE("GPL"); 264MODULE_ALIAS("platform:mv88e6060"); 265