Home
last modified time | relevance | path

Searched refs:pllcfg (Results 1 – 3 of 3) sorted by relevance

/linux-4.4.14/arch/arm/mach-lpc32xx/
Dclock.c210 struct clk_pll_setup pllcfg; in clk_get_pllrate_from_reg() local
212 pllcfg.cco_bypass_b15 = 0; in clk_get_pllrate_from_reg()
213 pllcfg.direct_output_b14 = 0; in clk_get_pllrate_from_reg()
214 pllcfg.fdbk_div_ctrl_b13 = 0; in clk_get_pllrate_from_reg()
216 pllcfg.cco_bypass_b15 = 1; in clk_get_pllrate_from_reg()
218 pllcfg.direct_output_b14 = 1; in clk_get_pllrate_from_reg()
220 pllcfg.fdbk_div_ctrl_b13 = 1; in clk_get_pllrate_from_reg()
221 pllcfg.pll_m = 1 + ((regval >> 1) & 0xFF); in clk_get_pllrate_from_reg()
222 pllcfg.pll_n = 1 + ((regval >> 9) & 0x3); in clk_get_pllrate_from_reg()
223 pllcfg.pll_p = pll_postdivs[((regval >> 11) & 0x3)]; in clk_get_pllrate_from_reg()
[all …]
/linux-4.4.14/drivers/tty/serial/
Dmax310x.c532 unsigned int div, clksrc, pllcfg = 0; in max310x_set_ref_clk() local
547 pllcfg = (0 << 6) | div; in max310x_set_ref_clk()
554 pllcfg = (1 << 6) | div; in max310x_set_ref_clk()
561 pllcfg = (2 << 6) | div; in max310x_set_ref_clk()
568 pllcfg = (3 << 6) | div; in max310x_set_ref_clk()
577 if (pllcfg) { in max310x_set_ref_clk()
579 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg); in max310x_set_ref_clk()
586 if (pllcfg && xtal) in max310x_set_ref_clk()
/linux-4.4.14/drivers/crypto/
Dhifn_795x.c974 u32 pllcfg; in hifn_init_pll() local
976 pllcfg = HIFN_1_PLL | HIFN_PLL_RESERVED_1; in hifn_init_pll()
979 pllcfg |= HIFN_PLL_REF_CLK_PLL; in hifn_init_pll()
981 pllcfg |= HIFN_PLL_REF_CLK_HBI; in hifn_init_pll()
994 pllcfg |= (m / 2 - 1) << HIFN_PLL_ND_SHIFT; in hifn_init_pll()
996 pllcfg |= HIFN_PLL_IS_1_8; in hifn_init_pll()
998 pllcfg |= HIFN_PLL_IS_9_12; in hifn_init_pll()
1001 hifn_write_1(dev, HIFN_1_PLL, pllcfg | in hifn_init_pll()
1008 hifn_write_1(dev, HIFN_1_PLL, pllcfg | in hifn_init_pll()
1012 hifn_write_1(dev, HIFN_1_PLL, pllcfg | in hifn_init_pll()