/linux-4.4.14/drivers/gpu/drm/amd/amdgpu/ |
D | cik_ih.c | 411 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_ih_soft_reset() 414 WREG32(mmSRBM_SOFT_RESET, tmp); in cik_ih_soft_reset() 415 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_ih_soft_reset() 420 WREG32(mmSRBM_SOFT_RESET, tmp); in cik_ih_soft_reset() 421 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_ih_soft_reset()
|
D | cz_ih.c | 389 tmp = RREG32(mmSRBM_SOFT_RESET); in cz_ih_soft_reset() 392 WREG32(mmSRBM_SOFT_RESET, tmp); in cz_ih_soft_reset() 393 tmp = RREG32(mmSRBM_SOFT_RESET); in cz_ih_soft_reset() 398 WREG32(mmSRBM_SOFT_RESET, tmp); in cz_ih_soft_reset() 399 tmp = RREG32(mmSRBM_SOFT_RESET); in cz_ih_soft_reset()
|
D | iceland_ih.c | 389 tmp = RREG32(mmSRBM_SOFT_RESET); in iceland_ih_soft_reset() 392 WREG32(mmSRBM_SOFT_RESET, tmp); in iceland_ih_soft_reset() 393 tmp = RREG32(mmSRBM_SOFT_RESET); in iceland_ih_soft_reset() 398 WREG32(mmSRBM_SOFT_RESET, tmp); in iceland_ih_soft_reset() 399 tmp = RREG32(mmSRBM_SOFT_RESET); in iceland_ih_soft_reset()
|
D | tonga_ih.c | 412 tmp = RREG32(mmSRBM_SOFT_RESET); in tonga_ih_soft_reset() 415 WREG32(mmSRBM_SOFT_RESET, tmp); in tonga_ih_soft_reset() 416 tmp = RREG32(mmSRBM_SOFT_RESET); in tonga_ih_soft_reset() 421 WREG32(mmSRBM_SOFT_RESET, tmp); in tonga_ih_soft_reset() 422 tmp = RREG32(mmSRBM_SOFT_RESET); in tonga_ih_soft_reset()
|
D | gmc_v8_0.c | 1211 tmp = RREG32(mmSRBM_SOFT_RESET); in gmc_v8_0_soft_reset() 1214 WREG32(mmSRBM_SOFT_RESET, tmp); in gmc_v8_0_soft_reset() 1215 tmp = RREG32(mmSRBM_SOFT_RESET); in gmc_v8_0_soft_reset() 1220 WREG32(mmSRBM_SOFT_RESET, tmp); in gmc_v8_0_soft_reset() 1221 tmp = RREG32(mmSRBM_SOFT_RESET); in gmc_v8_0_soft_reset()
|
D | vi.c | 830 tmp = RREG32(mmSRBM_SOFT_RESET); in vi_gpu_soft_reset() 833 WREG32(mmSRBM_SOFT_RESET, tmp); in vi_gpu_soft_reset() 834 tmp = RREG32(mmSRBM_SOFT_RESET); in vi_gpu_soft_reset() 839 WREG32(mmSRBM_SOFT_RESET, tmp); in vi_gpu_soft_reset() 840 tmp = RREG32(mmSRBM_SOFT_RESET); in vi_gpu_soft_reset()
|
D | gmc_v7_0.c | 1252 tmp = RREG32(mmSRBM_SOFT_RESET); in gmc_v7_0_soft_reset() 1255 WREG32(mmSRBM_SOFT_RESET, tmp); in gmc_v7_0_soft_reset() 1256 tmp = RREG32(mmSRBM_SOFT_RESET); in gmc_v7_0_soft_reset() 1261 WREG32(mmSRBM_SOFT_RESET, tmp); in gmc_v7_0_soft_reset() 1262 tmp = RREG32(mmSRBM_SOFT_RESET); in gmc_v7_0_soft_reset()
|
D | cik_sdma.c | 1138 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_sdma_soft_reset() 1141 WREG32(mmSRBM_SOFT_RESET, tmp); in cik_sdma_soft_reset() 1142 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_sdma_soft_reset() 1147 WREG32(mmSRBM_SOFT_RESET, tmp); in cik_sdma_soft_reset() 1148 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_sdma_soft_reset()
|
D | sdma_v2_4.c | 1152 tmp = RREG32(mmSRBM_SOFT_RESET); in sdma_v2_4_soft_reset() 1155 WREG32(mmSRBM_SOFT_RESET, tmp); in sdma_v2_4_soft_reset() 1156 tmp = RREG32(mmSRBM_SOFT_RESET); in sdma_v2_4_soft_reset() 1161 WREG32(mmSRBM_SOFT_RESET, tmp); in sdma_v2_4_soft_reset() 1162 tmp = RREG32(mmSRBM_SOFT_RESET); in sdma_v2_4_soft_reset()
|
D | sdma_v3_0.c | 1314 tmp = RREG32(mmSRBM_SOFT_RESET); in sdma_v3_0_soft_reset() 1317 WREG32(mmSRBM_SOFT_RESET, tmp); in sdma_v3_0_soft_reset() 1318 tmp = RREG32(mmSRBM_SOFT_RESET); in sdma_v3_0_soft_reset() 1323 WREG32(mmSRBM_SOFT_RESET, tmp); in sdma_v3_0_soft_reset() 1324 tmp = RREG32(mmSRBM_SOFT_RESET); in sdma_v3_0_soft_reset()
|
D | cik.c | 1258 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_gpu_soft_reset() 1261 WREG32(mmSRBM_SOFT_RESET, tmp); in cik_gpu_soft_reset() 1262 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_gpu_soft_reset() 1267 WREG32(mmSRBM_SOFT_RESET, tmp); in cik_gpu_soft_reset() 1268 tmp = RREG32(mmSRBM_SOFT_RESET); in cik_gpu_soft_reset()
|
D | uvd_v6_0.c | 325 WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK); in uvd_v6_0_start() 633 WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK, in uvd_v6_0_soft_reset()
|
D | uvd_v5_0.c | 327 WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK); in uvd_v5_0_start() 641 WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK, in uvd_v5_0_soft_reset()
|
D | uvd_v4_2.c | 292 WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK); in uvd_v4_2_start() 698 WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK, in uvd_v4_2_soft_reset()
|
D | vce_v2_0.c | 474 WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_VCE_MASK, in vce_v2_0_soft_reset()
|
D | vce_v3_0.c | 494 WREG32_P(mmSRBM_SOFT_RESET, mask, in vce_v3_0_soft_reset()
|
D | dce_v8_0.c | 3051 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v8_0_soft_reset() 3054 WREG32(mmSRBM_SOFT_RESET, tmp); in dce_v8_0_soft_reset() 3055 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v8_0_soft_reset() 3060 WREG32(mmSRBM_SOFT_RESET, tmp); in dce_v8_0_soft_reset() 3061 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v8_0_soft_reset()
|
D | dce_v11_0.c | 3136 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v11_0_soft_reset() 3139 WREG32(mmSRBM_SOFT_RESET, tmp); in dce_v11_0_soft_reset() 3140 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v11_0_soft_reset() 3145 WREG32(mmSRBM_SOFT_RESET, tmp); in dce_v11_0_soft_reset() 3146 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v11_0_soft_reset()
|
D | dce_v10_0.c | 3143 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v10_0_soft_reset() 3146 WREG32(mmSRBM_SOFT_RESET, tmp); in dce_v10_0_soft_reset() 3147 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v10_0_soft_reset() 3152 WREG32(mmSRBM_SOFT_RESET, tmp); in dce_v10_0_soft_reset() 3153 tmp = RREG32(mmSRBM_SOFT_RESET); in dce_v10_0_soft_reset()
|
D | gfx_v8_0.c | 4361 tmp = RREG32(mmSRBM_SOFT_RESET); in gfx_v8_0_soft_reset() 4364 WREG32(mmSRBM_SOFT_RESET, tmp); in gfx_v8_0_soft_reset() 4365 tmp = RREG32(mmSRBM_SOFT_RESET); in gfx_v8_0_soft_reset() 4370 WREG32(mmSRBM_SOFT_RESET, tmp); in gfx_v8_0_soft_reset() 4371 tmp = RREG32(mmSRBM_SOFT_RESET); in gfx_v8_0_soft_reset()
|
D | gfx_v7_0.c | 5276 tmp = RREG32(mmSRBM_SOFT_RESET); in gfx_v7_0_soft_reset() 5279 WREG32(mmSRBM_SOFT_RESET, tmp); in gfx_v7_0_soft_reset() 5280 tmp = RREG32(mmSRBM_SOFT_RESET); in gfx_v7_0_soft_reset() 5285 WREG32(mmSRBM_SOFT_RESET, tmp); in gfx_v7_0_soft_reset() 5286 tmp = RREG32(mmSRBM_SOFT_RESET); in gfx_v7_0_soft_reset()
|
/linux-4.4.14/drivers/gpu/drm/amd/include/asic_reg/oss/ |
D | oss_2_4_d.h | 83 #define mmSRBM_SOFT_RESET 0x398 macro
|
D | oss_3_0_1_d.h | 81 #define mmSRBM_SOFT_RESET 0x398 macro
|
D | oss_3_0_d.h | 93 #define mmSRBM_SOFT_RESET 0x398 macro
|
D | oss_2_0_d.h | 77 #define mmSRBM_SOFT_RESET 0x398 macro
|