Searched refs:ulClock (Results 1 – 5 of 5) sorted by relevance
950 args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */ in amdgpu_atombios_get_clock_dividers()955 dividers->real_clock = le32_to_cpu(args.v4.ulClock); in amdgpu_atombios_get_clock_dividers()960 args.v6_in.ulClock.ulComputeClockFlag = clock_type; in amdgpu_atombios_get_clock_dividers()961 args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */ in amdgpu_atombios_get_clock_dividers()970 dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock); in amdgpu_atombios_get_clock_dividers()971 dividers->post_divider = args.v6_out.ulClock.ucPostDiv; in amdgpu_atombios_get_clock_dividers()999 args.ulClock = cpu_to_le32(clock); /* 10 khz */ in amdgpu_atombios_get_memory_pll_dividers()1087 args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK); in amdgpu_atombios_set_engine_dram_timings()
2844 args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */ in radeon_atom_get_clock_dividers()2858 args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */ in radeon_atom_get_clock_dividers()2866 dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ? in radeon_atom_get_clock_dividers()2868 dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0; in radeon_atom_get_clock_dividers()2912 args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */ in radeon_atom_get_clock_dividers()2917 dividers->real_clock = le32_to_cpu(args.v4.ulClock); in radeon_atom_get_clock_dividers()2922 args.v6_in.ulClock.ulComputeClockFlag = clock_type; in radeon_atom_get_clock_dividers()2923 args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */ in radeon_atom_get_clock_dividers()2932 dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock); in radeon_atom_get_clock_dividers()2933 dividers->post_divider = args.v6_out.ulClock.ucPostDiv; in radeon_atom_get_clock_dividers()[all …]
410 …ULONG ulClock; //When returen, it's the re-calculated clock based on given Fb_div Post_Di… member419 ULONG ulClock; //When return, [23:0] return real clock member462 ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter member484 ULONG ulClock:24; //Input= target clock, output = actual clock member486 ULONG ulClock:24; //Input= target clock, output = actual clock 495 ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter member512 ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter member523 …COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock; //Output Parameter: ucPostDiv=DFS divider member543 ULONG ulClock; member568 ATOM_COMPUTE_CLOCK_FREQ ulClock; member[all …]
397 …ULONG ulClock; //When returen, it's the re-calculated clock based on given Fb_div Post_Di… member406 ULONG ulClock; //When return, [23:0] return real clock member450 ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter member471 ULONG ulClock:24; //Input= target clock, output = actual clock member473 ULONG ulClock:24; //Input= target clock, output = actual clock482 ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter member498 ATOM_COMPUTE_CLOCK_FREQ ulClock; //Input Parameter member510 …COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 ulClock; //Output Parameter: ucPostDiv=DFS divider member530 ULONG ulClock; member555 ATOM_COMPUTE_CLOCK_FREQ ulClock; member[all …]
2480 u32 ulClock = state->config.clock; in CDRXD() local2584 state->osc_clock_freq = (u16) ulClock; in CDRXD()