Home
last modified time | relevance | path

Searched refs:TCLR (Results 1 – 2 of 2) sorted by relevance

/linux-4.4.14/Documentation/devicetree/bindings/mtd/
Dfsmc-nand.txt15 byte 0 TCLR : CLE to RE delay in number of AHB clock cycles, only 4 bits
18 byte 1 TAR : ALE to RE delay, 4 bits are valid. Same format as TCLR.
/linux-4.4.14/drivers/tty/
Dsynclink.c368 #define TCLR 0x3a /* Transmit count Limit Register */ macro
5616 usc_OutReg( info, TCLR, (u16)FrameSize ); in usc_start_transmitter()
6106 usc_OutReg( info, TCLR, 2 ); in usc_loopback_frame()
6979 usc_OutReg( info, TCLR, BitPatterns[(i+2)%Patterncount] ); in mgsl_register_test()
6986 (usc_InReg( info, TCLR ) != BitPatterns[(i+2)%Patterncount]) || in mgsl_register_test()
7206 usc_OutReg( info, TCLR, (unsigned short)info->tx_buffer_list[0].count ); in mgsl_dma_test()