/linux-4.4.14/arch/arm/mach-prima2/ |
D | Kconfig | 2 bool "CSR SiRF" if ARCH_MULTI_V7 12 Support for CSR SiRFprimaII/Marco/Polo platforms 16 comment "CSR SiRF atlas6/primaII/Atlas7 Specific Features" 19 bool "CSR SiRFSoC ATLAS6 ARM Cortex A9 Platform" 23 Support for CSR SiRFSoC ARM Cortex A9 Platform 26 bool "CSR SiRFSoC ATLAS7 ARM Cortex A7 Platform" 33 Support for CSR SiRFSoC ARM Cortex A7 Platform 36 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform" 41 Support for CSR SiRFSoC ARM Cortex A9 Platform
|
/linux-4.4.14/drivers/scsi/aacraid/ |
D | aacraid.h | 719 #define sa_readw(AEP, CSR) readl(&((AEP)->regs.sa->CSR)) argument 720 #define sa_readl(AEP, CSR) readl(&((AEP)->regs.sa->CSR)) argument 721 #define sa_writew(AEP, CSR, value) writew(value, &((AEP)->regs.sa->CSR)) argument 722 #define sa_writel(AEP, CSR, value) writel(value, &((AEP)->regs.sa->CSR)) argument 781 #define rx_readb(AEP, CSR) readb(&((AEP)->regs.rx->CSR)) argument 782 #define rx_readl(AEP, CSR) readl(&((AEP)->regs.rx->CSR)) argument 783 #define rx_writeb(AEP, CSR, value) writeb(value, &((AEP)->regs.rx->CSR)) argument 784 #define rx_writel(AEP, CSR, value) writel(value, &((AEP)->regs.rx->CSR)) argument 799 #define rkt_readb(AEP, CSR) readb(&((AEP)->regs.rkt->CSR)) argument 800 #define rkt_readl(AEP, CSR) readl(&((AEP)->regs.rkt->CSR)) argument [all …]
|
/linux-4.4.14/arch/arm/boot/dts/ |
D | prima2-evb.dts | 2 * DTS file for CSR SiRFprimaII Evaluation Board 4 * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company. 14 model = "CSR SiRFprimaII Evaluation Board";
|
D | atlas6-evb.dts | 2 * DTS file for CSR SiRFatlas6 Evaluation Board 4 * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company. 14 model = "CSR SiRFatlas6 Evaluation Board";
|
D | atlas7-evb.dts | 2 * DTS file for CSR SiRFatlas7 Evaluation Board 4 * Copyright (c) 2014 Cambridge Silicon Radio Limited, a CSR plc group company. 17 model = "CSR SiRFatlas7 Evaluation Board";
|
D | atlas6.dtsi | 2 * DTS file for CSR SiRFatlas6 SoC 4 * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
|
D | prima2.dtsi | 2 * DTS file for CSR SiRFprimaII SoC 4 * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
|
D | atlas7.dtsi | 2 * DTS file for CSR SiRFatlas7 SoC 4 * Copyright (c) 2014 Cambridge Silicon Radio Limited, a CSR plc group company.
|
/linux-4.4.14/arch/c6x/kernel/ |
D | entry.S | 31 MVC .S2 CSR,reg 33 MVC .S2 reg,CSR 37 MVC .S2 CSR,reg 39 MVC .S2 reg,CSR 77 || MVC .S2 CSR,B12 114 STDW .D2T2 B13:B12,*SP--[1] ; save PC and CSR 130 LDDW .D2T2 *++SP[1],B13:B12 ; get PC (B13) and CSR (B12) 170 || MVC .S2 B12,CSR 248 MVC .S2 CSR,B1 250 MVC .S2 B1,CSR ; enable ints
|
D | head.S | 45 MVC .S2 CSR,B2 47 MVC .S2 B2,CSR
|
D | setup.c | 117 csr = get_creg(CSR); in get_cpuinfo()
|
/linux-4.4.14/drivers/dma/ |
D | txx9dmac.c | 299 channel64_readl(dc, CSR)); in txx9dmac_dump_regs() 311 channel32_readl(dc, CSR)); in txx9dmac_dump_regs() 343 if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) { in txx9dmac_dostart() 353 channel64_writel(dc, CSR, 0xffffffff); in txx9dmac_dostart() 374 channel32_writel(dc, CSR, 0xffffffff); in txx9dmac_dostart() 487 desc->SAIR, desc->DAIR, desc->CCR, desc->CSR); in txx9dmac_dump_desc() 500 d->SAIR, d->DAIR, d->CCR, d->CSR); in txx9dmac_dump_desc() 526 channel_writel(dc, CSR, errors); in txx9dmac_handle_error() 552 csr = channel64_readl(dc, CSR); in txx9dmac_scan_descriptors() 553 channel64_writel(dc, CSR, csr); in txx9dmac_scan_descriptors() [all …]
|
D | txx9dmac.h | 81 TXX9_DMA_REG32(CSR); /* Channel Status Register */ 91 u32 CSR; member
|
D | omap-dma.c | 261 omap_dma_chan_read(c, CSR); in omap_dma_clear_csr() 263 omap_dma_chan_write(c, CSR, ~0); in omap_dma_clear_csr() 268 unsigned val = omap_dma_chan_read(c, CSR); in omap_dma_get_csr() 271 omap_dma_chan_write(c, CSR, val); in omap_dma_get_csr()
|
D | Kconfig | 421 tristate "CSR SiRFprimaII/SiRFmarco DMA support" 425 Enable support for the CSR SiRFprimaII DMA engine.
|
/linux-4.4.14/Documentation/devicetree/bindings/clock/ |
D | xgene.txt | 24 - reg : shall be a list of address and length pairs describing the CSR 37 - csr-offset : Offset to the CSR reset register from the reset address base. 39 - csr-mask : CSR reset mask bit. Default is 0xF. 42 - enable-mask : CSR enable mask bit. Default is 0xF. 43 - divider-offset : Offset to the divider CSR register from the divider base.
|
D | prima2-clock.txt | 1 * Clock bindings for CSR SiRFprimaII
|
D | csr,atlas7-car.txt | 1 * Clock and reset bindings for CSR atlas7
|
/linux-4.4.14/drivers/net/ethernet/qlogic/qlge/ |
D | qlge_mpi.c | 8 tmp = ql_read32(qdev, CSR); in ql_unpause_mpi_risc() 12 ql_write32(qdev, CSR, CSR_CMD_CLR_PAUSE); in ql_unpause_mpi_risc() 22 ql_write32(qdev, CSR, CSR_CMD_SET_PAUSE); in ql_pause_mpi_risc() 24 tmp = ql_read32(qdev, CSR); in ql_pause_mpi_risc() 39 ql_write32(qdev, CSR, CSR_CMD_SET_RST); in ql_hard_reset_mpi_risc() 41 tmp = ql_read32(qdev, CSR); in ql_hard_reset_mpi_risc() 43 ql_write32(qdev, CSR, CSR_CMD_CLR_RST); in ql_hard_reset_mpi_risc() 174 if (ql_read32(qdev, CSR) & CSR_HRI) in ql_exec_mb_cmd() 193 ql_write32(qdev, CSR, CSR_CMD_SET_H2R_INT); in ql_exec_mb_cmd() 516 ql_write32(qdev, CSR, CSR_CMD_CLR_R2PCI_INT); in ql_mpi_handler() [all …]
|
D | qlge.h | 803 CSR = 0x14, enumerator
|
D | qlge_dbg.c | 1489 DUMP_REG(qdev, CSR); in ql_dump_regs()
|
/linux-4.4.14/arch/arm/plat-omap/ |
D | dma.c | 499 p->dma_read(CSR, lch); in omap_enable_channel_irq() 501 p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch); in omap_enable_channel_irq() 513 p->dma_read(CSR, lch); in omap_disable_channel_irq() 515 p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch); in omap_disable_channel_irq() 1099 csr = p->dma_read(CSR, ch); in omap1_dma_handle_ch() 1151 u32 status = p->dma_read(CSR, ch); in omap2_dma_handle_ch() 1187 p->dma_write(status, CSR, ch); in omap2_dma_handle_ch() 1206 status = p->dma_read(CSR, ch); in omap2_dma_handle_ch() 1207 p->dma_write(status, CSR, ch); in omap2_dma_handle_ch()
|
/linux-4.4.14/Documentation/devicetree/bindings/arm/ |
D | sirf.txt | 1 CSR SiRFprimaII and SiRFmarco device tree bindings.
|
/linux-4.4.14/Documentation/devicetree/bindings/pci/ |
D | altera-pcie-msi.txt | 8 "csr": CSR registers
|
/linux-4.4.14/Documentation/devicetree/bindings/gpio/ |
D | gpio-atlas7.txt | 1 CSR SiRFatlas7 GPIO controller bindings
|
/linux-4.4.14/arch/arm/mach-omap1/ |
D | dma.c | 62 [CSR] = { 0x0006, 0x40, OMAP_DMA_REG_16BIT }, 222 l = dma_read(CSR, lch); in omap1_clear_dma()
|
/linux-4.4.14/Documentation/devicetree/bindings/serial/ |
D | sirf-uart.txt | 1 * CSR SiRFprimaII/atlasVI Universal Synchronous Asynchronous Receiver/Transmitter *
|
/linux-4.4.14/Documentation/devicetree/bindings/reset/ |
D | sirf,rstc.txt | 1 CSR SiRFSoC Reset Controller
|
/linux-4.4.14/Documentation/devicetree/bindings/dma/ |
D | sirfsoc-dma.txt | 1 * CSR SiRFSoC DMA controller
|
/linux-4.4.14/Documentation/devicetree/bindings/spi/ |
D | spi-sirf.txt | 1 * CSR SiRFprimaII Serial Peripheral Interface
|
/linux-4.4.14/Documentation/devicetree/bindings/pinctrl/ |
D | pinctrl-sirf.txt | 1 CSR SiRFprimaII pinmux controller
|
D | pinctrl-atlas7.txt | 1 CSR SiRFatlas7 pinmux controller
|
/linux-4.4.14/arch/arm/mach-omap2/ |
D | dma.c | 62 [CSR] = { 0x008c, 0x60, OMAP_DMA_REG_32BIT },
|
/linux-4.4.14/Documentation/arm/ |
D | IXP4xx | 39 require the use of Intel's proprietary CSR software: 140 the CSR or a WiFi card and a ramdisk that BOOTPs and then does
|
/linux-4.4.14/include/linux/ |
D | omap-dma.h | 155 CSDP, CCR, CICR, CSR, enumerator
|
/linux-4.4.14/Documentation/rapidio/ |
D | rapidio.txt | 248 device by writing into the Host Device ID Lock CSR. It does this to ensure that 254 is written into the device's Base Device ID CSR. 271 into device's Component Tag CSR. That unique value is used by the error 283 in the system, it sets the Discovered bit in the Port General Control CSR
|
/linux-4.4.14/arch/blackfin/include/asm/ |
D | bfin_can.h | 116 #define CSR 0x0040 /* CAN Suspend Mode Request */ macro
|
/linux-4.4.14/drivers/regulator/ |
D | bcm590xx-regulator.c | 299 BCM590XX_MATCH(csr, CSR),
|
/linux-4.4.14/arch/arm/mach-tegra/ |
D | sleep-tegra30.S | 195 ldr r3, [r1] @ read CSR 196 str r3, [r1] @ clear CSR
|
/linux-4.4.14/drivers/net/ethernet/renesas/ |
D | ravb.h | 55 CSR = 0x000C, enumerator
|
D | ravb_main.c | 63 error = ravb_wait(ndev, CSR, CSR_OPS, CSR_OPS_CONFIG); in ravb_config() 632 error = ravb_wait(ndev, CSR, CSR_TPO0 | CSR_TPO1 | CSR_TPO2 | CSR_TPO3, in ravb_stop_dma() 641 error = ravb_wait(ndev, CSR, CSR_RPO, 0); in ravb_stop_dma()
|
/linux-4.4.14/drivers/pinctrl/ |
D | Kconfig | 149 bool "CSR SiRFprimaII pin controller driver"
|
/linux-4.4.14/drivers/mmc/host/ |
D | Kconfig | 227 tristate "SDHCI support on CSR SiRFprimaII and SiRFmarco SoCs" 727 the Cypress Astoria chip with firmware compliant with CSR's 730 CSR boards with this device include: USB<>SDIO (M1985v2),
|
/linux-4.4.14/drivers/bluetooth/ |
D | Kconfig | 96 USB Bluetooth devices based on CSR BlueCore chip, including PCMCIA and
|
/linux-4.4.14/drivers/spi/ |
D | Kconfig | 528 tristate "CSR SiRFprimaII SPI controller" 532 SPI driver for CSR SiRFprimaII SoCs
|
/linux-4.4.14/Documentation/frv/ |
D | features.txt | 83 0xFC200000 - 0xFC2FFFFF CS3# MB93493 CSR area (DAV daughter board)
|
D | mmu-layout.txt | 52 FC200000 - FC2FFFFF L-BUS CS3# MB93493 CSR area (DAV daughter board)
|
/linux-4.4.14/Documentation/networking/ |
D | stmmac.txt | 156 o clk_csr: fixed CSR Clock range selection.
|
/linux-4.4.14/drivers/i2c/busses/ |
D | Kconfig | 856 tristate "CSR SiRFprimaII I2C interface" 860 CSR SiRFprimaII I2C interface.
|
/linux-4.4.14/drivers/input/misc/ |
D | Kconfig | 736 bool "CSR SiRFSoC power on/off/suspend key support"
|
/linux-4.4.14/drivers/watchdog/ |
D | Kconfig | 501 Support for CSR SiRFprimaII and SiRFatlasVI watchdog. When
|
/linux-4.4.14/drivers/tty/serial/ |
D | Kconfig | 296 Support for the on-chip UART on the CSR SiRFprimaII series,
|
/linux-4.4.14/Documentation/virtual/kvm/ |
D | api.txt | 2097 MIPS FPU control registers (see KVM_REG_MIPS_FCR_{IR,CSR} above) have the 2101 MIPS MSA control registers (see KVM_REG_MIPS_MSA_{IR,CSR} above) have the
|
/linux-4.4.14/ |
D | MAINTAINERS | 1023 ARM/CSR SIRFPRIMA2 MACHINE SUPPORT
|