Home
last modified time | relevance | path

Searched refs:BIT13 (Results 1 – 22 of 22) sorted by relevance

/linux-4.1.27/drivers/staging/emxx_udc/
Demxx_udc.h100 #define BIT13 0x00002000 macro
156 #define UFRAME (BIT14+BIT13+BIT12)
186 #define EP5_INT BIT13
213 #define EP5_EN BIT13
254 #define EP0_OUT_FULL BIT13
416 #define AHB_VBUS_INT BIT13 /* RW */
426 #define VBUS_INTEN BIT13 /* RW */
/linux-4.1.27/drivers/staging/rtl8192e/rtl8192e/
Dr8192E_hw.h157 #define RCR_RXFTH BIT13
229 #define IMR_BcnInt BIT13
258 #define TPPoll_StopMgt BIT13
388 #define RRSR_MCS1 BIT13
Dr8192E_cmdpkt.h30 #define ISR_BcnTimerIntr BIT13
/linux-4.1.27/drivers/staging/rtl8188eu/hal/
Dodm_RTL8188E.c92 BIT13|BIT12|BIT11, 2); in dm_trx_hw_antenna_div_init()
139 phy_set_bb_reg(adapter, 0x858, BIT13|BIT12|BIT11, 2); in dm_fast_training_init()
147 phy_set_bb_reg(adapter, 0x858, BIT13|BIT12|BIT11, 1); in dm_fast_training_init()
212 BIT14|BIT13|BIT12, default_ant); in rtl88eu_dm_update_rx_idle_ant()
Dbb_cfg.c716 usb_write16(adapt, REG_SYS_FUNC_EN, (u16)(regval|BIT13|BIT0|BIT1)); in rtl88eu_phy_bb_config()
Dusb_halinit.c636 phy_set_bb_reg(Adapter, rFPGA0_XAB_RFParameter, BIT13, 0x01); in _InitAntenna_Selection()
/linux-4.1.27/drivers/net/wireless/rtlwifi/btcoexist/
Dhalbt_precomp.h61 #define BIT13 0x00002000 macro
/linux-4.1.27/drivers/staging/rtl8188eu/include/
Dodm_debug.h73 #define ODM_COMP_RXHP BIT13
Dosdep_service.h101 #define BIT13 0x00002000 macro
Drtl8188e_spec.h39 #define BIT13 0x00002000 macro
564 #define RRSR_MCS1 BIT13
659 #define IMR_ATIMEND_E_88E BIT13 /* ATIM Window End Ext for Win7 */
718 #define RCR_AMF BIT13 /* Accept management type frame */
/linux-4.1.27/drivers/staging/rtl8192u/
Dr8192U_hw.h154 #define RCR_RXFTH BIT13 // Rx FIFO Threshold
320 #define RRSR_MCS1 BIT13
Dr819xU_cmdpkt.h14 #define ISR_BcnTimerIntr BIT13 /* Beacon Timer Interrupt */
Dr8192U.h59 #define BIT13 0x00002000 macro
107 #define COMP_RM BIT13 /* Radio Measurement */
/linux-4.1.27/drivers/tty/
Dsynclink.c560 #define MISCSTATUS_TXC_LATCHED BIT13
581 #define SICR_TXC_ACTIVE BIT13
583 #define SICR_TXC (BIT13|BIT12)
1176 info->cmr_value &= ~BIT13; in mgsl_isr_receive_status()
1847 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12)); in shutdown()
4696 (unsigned short)((usc_InReg(info, IOCR) & ~(BIT13|BIT12)) | BIT12)); in usc_set_sdlc_mode()
4725 RegValue |= BIT13; in usc_set_sdlc_mode()
4760 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break; in usc_set_sdlc_mode()
4762 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 | BIT13; break; in usc_set_sdlc_mode()
4764 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 | BIT13; break; in usc_set_sdlc_mode()
[all …]
Dsynclink_gt.c413 #define IRQ_TXDATA BIT13
4305 val |= BIT15 + BIT13; in sync_mode()
4307 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break; in sync_mode()
4309 case MGSL_MODE_RAW: val |= BIT13; break; in sync_mode()
4380 val |= BIT15 + BIT13; in sync_mode()
4382 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break; in sync_mode()
4384 case MGSL_MODE_RAW: val |= BIT13; break; in sync_mode()
/linux-4.1.27/include/uapi/linux/
Dsynclink.h31 #define BIT13 0x2000 macro
/linux-4.1.27/drivers/scsi/
Ddc395x.h62 #define BIT13 0x00002000 macro
/linux-4.1.27/drivers/staging/rtl8192e/
Drtl819x_Qos.h35 #define BIT13 0x00002000 macro
/linux-4.1.27/drivers/staging/rtl8192u/ieee80211/
Drtl819x_Qos.h17 #define BIT13 0x00002000 macro
/linux-4.1.27/drivers/net/wireless/rtlwifi/rtl8192de/
Dreg.h397 #define RRSR_MCS1 BIT13
/linux-4.1.27/drivers/scsi/lpfc/
Dlpfc_hw4.h687 #define LPFC_SLI4_INTR13 BIT13
/linux-4.1.27/drivers/char/pcmcia/
Dsynclink_cs.c292 #define IRQ_ALLSENT BIT13 // all sent