Lines Matching refs:SHMEM2_RD

783 		trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);  in bnx2x_fw_dump_lvl()
2806 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]); in bnx2x_handle_afex_cmd()
2813 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]); in bnx2x_handle_afex_cmd()
2814 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]); in bnx2x_handle_afex_cmd()
2823 addr_to_write = SHMEM2_RD(bp, in bnx2x_handle_afex_cmd()
2825 stats_type = SHMEM2_RD(bp, in bnx2x_handle_afex_cmd()
3560 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control); in bnx2x_handle_drv_info_req()
3615 u32 indication = SHMEM2_RD(bp, mfw_drv_indication); in bnx2x_handle_drv_info_req()
3723 valid_dump = SHMEM2_RD(bp, drv_info.valid_dump); in bnx2x_update_mfw_dump()
6979 if (SHMEM2_RD(bp, size) > in bnx2x__common_init_phy()
6986 SHMEM2_RD(bp, other_shmem_base_addr); in bnx2x__common_init_phy()
6988 SHMEM2_RD(bp, other_shmem2_base_addr); in bnx2x__common_init_phy()
10960 if (SHMEM2_RD(bp, size) > in bnx2x_get_common_hwinfo()
11958 bp->common.shmem2_base, SHMEM2_RD(bp, size), in bnx2x_get_hwinfo()
11962 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr); in bnx2x_get_hwinfo()
12023 mtu = SHMEM2_RD(bp, mtu_size[mtu_idx]); in bnx2x_get_hwinfo()
12371 SHMEM2_RD(bp, dcbx_lldp_params_offset) && in bnx2x_init_bp()
12372 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) { in bnx2x_init_bp()
14204 v = SHMEM2_RD(bp, in bnx2x_io_slot_reset()
14717 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]); in bnx2x_drv_ctl()
14737 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr); in bnx2x_drv_ctl()
14760 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]); in bnx2x_drv_ctl()
14821 offset = SHMEM2_RD(bp, fc_npiv_nvram_tbl_addr[BP_PORT(bp)]); in bnx2x_get_fc_npiv()