Lines Matching refs:uint8_t
52 int mode, uint8_t write_byte,
53 uint8_t *read_byte);
59 uint8_t write_byte, uint8_t *read_byte) in i2c_algo_dp_aux_transaction()
260 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
264 uint8_t link_bw;
265 uint8_t lane_count;
266 uint8_t dpcd[4];
270 uint8_t train_set[4];
271 uint8_t link_status[DP_LINK_STATUS_SIZE];
359 cdv_intel_dp_link_clock(uint8_t link_bw) in cdv_intel_dp_link_clock()
546 pack_aux(uint8_t *src, int src_bytes) in pack_aux()
559 unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes) in unpack_aux()
570 uint8_t *send, int send_bytes, in cdv_intel_dp_aux_ch()
571 uint8_t *recv, int recv_size) in cdv_intel_dp_aux_ch()
672 uint16_t address, uint8_t *send, int send_bytes) in cdv_intel_dp_aux_native_write()
675 uint8_t msg[20]; in cdv_intel_dp_aux_native_write()
677 uint8_t ack; in cdv_intel_dp_aux_native_write()
705 uint16_t address, uint8_t byte) in cdv_intel_dp_aux_native_write_1()
713 uint16_t address, uint8_t *recv, int recv_bytes) in cdv_intel_dp_aux_native_read()
715 uint8_t msg[4]; in cdv_intel_dp_aux_native_read()
717 uint8_t reply[20]; in cdv_intel_dp_aux_native_read()
719 uint8_t ack; in cdv_intel_dp_aux_native_read()
751 uint8_t write_byte, uint8_t *read_byte) in cdv_intel_dp_i2c_aux_ch()
759 uint8_t msg[5]; in cdv_intel_dp_i2c_aux_ch()
760 uint8_t reply[2]; in cdv_intel_dp_i2c_aux_ch()
1208 uint8_t *recv, int recv_bytes) in cdv_intel_dp_aux_native_read_retry()
1241 static uint8_t
1242 cdv_intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE], in cdv_intel_dp_link_status()
1248 static uint8_t
1249 cdv_intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE], in cdv_intel_get_adjust_request_voltage()
1256 uint8_t l = cdv_intel_dp_link_status(link_status, i); in cdv_intel_get_adjust_request_voltage()
1261 static uint8_t
1262 cdv_intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE], in cdv_intel_get_adjust_request_pre_emphasis()
1269 uint8_t l = cdv_intel_dp_link_status(link_status, i); in cdv_intel_get_adjust_request_pre_emphasis()
1309 uint8_t v = 0; in cdv_intel_get_adjust_train()
1310 uint8_t p = 0; in cdv_intel_get_adjust_train()
1314 uint8_t this_v = cdv_intel_get_adjust_request_voltage(intel_dp->link_status, lane); in cdv_intel_get_adjust_train()
1315 uint8_t this_p = cdv_intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane); in cdv_intel_get_adjust_train()
1334 static uint8_t
1335 cdv_intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE], in cdv_intel_get_lane_status()
1340 uint8_t l = cdv_intel_dp_link_status(link_status, i); in cdv_intel_get_lane_status()
1347 cdv_intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count) in cdv_intel_clock_recovery_ok()
1350 uint8_t lane_status; in cdv_intel_clock_recovery_ok()
1368 uint8_t lane_align; in cdv_intel_channel_eq_ok()
1369 uint8_t lane_status; in cdv_intel_channel_eq_ok()
1387 uint8_t dp_train_pat) in cdv_intel_dp_set_link_train()
1413 uint8_t dp_train_pat) in cdv_intel_dplink_set_level()
1433 cdv_intel_dp_set_vswing_premph(struct gma_encoder *encoder, uint8_t signal_level) in cdv_intel_dp_set_vswing_premph()
1504 uint8_t voltage; in cdv_intel_dp_start_link_train()