MPCC_OGAM_RAMB_START_CNTL_G 295 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mpc.c gam_regs.start_cntl_g = REG(MPCC_OGAM_RAMB_START_CNTL_G[mpcc_id]); MPCC_OGAM_RAMB_START_CNTL_G 53 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mpc.h SRII(MPCC_OGAM_RAMB_START_CNTL_G, MPCC_OGAM, inst),\ MPCC_OGAM_RAMB_START_CNTL_G 103 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mpc.h uint32_t MPCC_OGAM_RAMB_START_CNTL_G[MAX_MPCC]; \