MPCC_OGAM_RAMA_START_CNTL_G 322 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mpc.c gam_regs.start_cntl_g = REG(MPCC_OGAM_RAMA_START_CNTL_G[mpcc_id]); MPCC_OGAM_RAMA_START_CNTL_G 39 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mpc.h SRII(MPCC_OGAM_RAMA_START_CNTL_G, MPCC_OGAM, inst),\ MPCC_OGAM_RAMA_START_CNTL_G 89 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mpc.h uint32_t MPCC_OGAM_RAMA_START_CNTL_G[MAX_MPCC]; \