MCIF_WB_BUF_3_ADDR_Y   70 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SRI(MCIF_WB_BUF_3_ADDR_Y, MCIF_WB, inst),\
MCIF_WB_BUF_3_ADDR_Y  126 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SF(MCIF_WB0_MCIF_WB_BUF_3_ADDR_Y, MCIF_WB_BUF_3_ADDR_Y, mask_sh),\
MCIF_WB_BUF_3_ADDR_Y  191 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	type MCIF_WB_BUF_3_ADDR_Y;\
MCIF_WB_BUF_3_ADDR_Y  233 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	uint32_t MCIF_WB_BUF_3_ADDR_Y;
MCIF_WB_BUF_3_ADDR_Y  110 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.c 	REG_UPDATE(MCIF_WB_BUF_3_ADDR_Y, MCIF_WB_BUF_3_ADDR_Y, MCIF_ADDR(params->luma_address[2]));
MCIF_WB_BUF_3_ADDR_Y   84 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SRI(MCIF_WB_BUF_3_ADDR_Y, MCIF_WB, inst),\
MCIF_WB_BUF_3_ADDR_Y  230 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SF(MCIF_WB0_MCIF_WB_BUF_3_ADDR_Y, MCIF_WB_BUF_3_ADDR_Y, mask_sh),\
MCIF_WB_BUF_3_ADDR_Y  392 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	type MCIF_WB_BUF_3_ADDR_Y;\
MCIF_WB_BUF_3_ADDR_Y  466 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	uint32_t MCIF_WB_BUF_3_ADDR_Y;\