MCIF_WB_BUF_2_ADDR_Y_OFFSET   67 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SRI(MCIF_WB_BUF_2_ADDR_Y_OFFSET, MCIF_WB, inst),\
MCIF_WB_BUF_2_ADDR_Y_OFFSET  123 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SF(MCIF_WB0_MCIF_WB_BUF_2_ADDR_Y_OFFSET, MCIF_WB_BUF_2_ADDR_Y_OFFSET, mask_sh),\
MCIF_WB_BUF_2_ADDR_Y_OFFSET  188 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	type MCIF_WB_BUF_2_ADDR_Y_OFFSET;\
MCIF_WB_BUF_2_ADDR_Y_OFFSET  230 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	uint32_t MCIF_WB_BUF_2_ADDR_Y_OFFSET;
MCIF_WB_BUF_2_ADDR_Y_OFFSET  101 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.c 	REG_UPDATE(MCIF_WB_BUF_2_ADDR_Y_OFFSET, MCIF_WB_BUF_2_ADDR_Y_OFFSET, 0);
MCIF_WB_BUF_2_ADDR_Y_OFFSET   81 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SRI(MCIF_WB_BUF_2_ADDR_Y_OFFSET, MCIF_WB, inst),\
MCIF_WB_BUF_2_ADDR_Y_OFFSET  227 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SF(MCIF_WB0_MCIF_WB_BUF_2_ADDR_Y_OFFSET, MCIF_WB_BUF_2_ADDR_Y_OFFSET, mask_sh),\
MCIF_WB_BUF_2_ADDR_Y_OFFSET  389 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	type MCIF_WB_BUF_2_ADDR_Y_OFFSET;\
MCIF_WB_BUF_2_ADDR_Y_OFFSET  463 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	uint32_t MCIF_WB_BUF_2_ADDR_Y_OFFSET;\