MCIF_WB_BUF_1_ADDR_Y_OFFSET   63 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SRI(MCIF_WB_BUF_1_ADDR_Y_OFFSET, MCIF_WB, inst),\
MCIF_WB_BUF_1_ADDR_Y_OFFSET  119 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SF(MCIF_WB0_MCIF_WB_BUF_1_ADDR_Y_OFFSET, MCIF_WB_BUF_1_ADDR_Y_OFFSET, mask_sh),\
MCIF_WB_BUF_1_ADDR_Y_OFFSET  184 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	type MCIF_WB_BUF_1_ADDR_Y_OFFSET;\
MCIF_WB_BUF_1_ADDR_Y_OFFSET  226 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	uint32_t MCIF_WB_BUF_1_ADDR_Y_OFFSET;
MCIF_WB_BUF_1_ADDR_Y_OFFSET   89 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.c 	REG_UPDATE(MCIF_WB_BUF_1_ADDR_Y_OFFSET, MCIF_WB_BUF_1_ADDR_Y_OFFSET, 0);
MCIF_WB_BUF_1_ADDR_Y_OFFSET   77 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SRI(MCIF_WB_BUF_1_ADDR_Y_OFFSET, MCIF_WB, inst),\
MCIF_WB_BUF_1_ADDR_Y_OFFSET  223 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SF(MCIF_WB0_MCIF_WB_BUF_1_ADDR_Y_OFFSET, MCIF_WB_BUF_1_ADDR_Y_OFFSET, mask_sh),\
MCIF_WB_BUF_1_ADDR_Y_OFFSET  385 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	type MCIF_WB_BUF_1_ADDR_Y_OFFSET;\
MCIF_WB_BUF_1_ADDR_Y_OFFSET  459 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	uint32_t MCIF_WB_BUF_1_ADDR_Y_OFFSET;\