MCIF_WB_BUF_1_ADDR_C_OFFSET   65 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SRI(MCIF_WB_BUF_1_ADDR_C_OFFSET, MCIF_WB, inst),\
MCIF_WB_BUF_1_ADDR_C_OFFSET  121 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	SF(MCIF_WB0_MCIF_WB_BUF_1_ADDR_C_OFFSET, MCIF_WB_BUF_1_ADDR_C_OFFSET, mask_sh),\
MCIF_WB_BUF_1_ADDR_C_OFFSET  186 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	type MCIF_WB_BUF_1_ADDR_C_OFFSET;\
MCIF_WB_BUF_1_ADDR_C_OFFSET  228 drivers/gpu/drm/amd/display/dc/dcn10/dcn10_dwb.h 	uint32_t MCIF_WB_BUF_1_ADDR_C_OFFSET;
MCIF_WB_BUF_1_ADDR_C_OFFSET   95 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.c 	REG_UPDATE(MCIF_WB_BUF_1_ADDR_C_OFFSET, MCIF_WB_BUF_1_ADDR_C_OFFSET, 0);
MCIF_WB_BUF_1_ADDR_C_OFFSET   79 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SRI(MCIF_WB_BUF_1_ADDR_C_OFFSET, MCIF_WB, inst),\
MCIF_WB_BUF_1_ADDR_C_OFFSET  225 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	SF(MCIF_WB0_MCIF_WB_BUF_1_ADDR_C_OFFSET, MCIF_WB_BUF_1_ADDR_C_OFFSET, mask_sh),\
MCIF_WB_BUF_1_ADDR_C_OFFSET  387 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	type MCIF_WB_BUF_1_ADDR_C_OFFSET;\
MCIF_WB_BUF_1_ADDR_C_OFFSET  461 drivers/gpu/drm/amd/display/dc/dcn20/dcn20_mmhubbub.h 	uint32_t MCIF_WB_BUF_1_ADDR_C_OFFSET;\