1
2
3
4
5
6
7
8 #ifndef LINUX_MMC_SDIO_H
9 #define LINUX_MMC_SDIO_H
10
11
12 #define SD_IO_SEND_OP_COND 5
13 #define SD_IO_RW_DIRECT 52
14 #define SD_IO_RW_EXTENDED 53
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37 #define R4_18V_PRESENT (1<<24)
38 #define R4_MEMORY_PRESENT (1 << 27)
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55 #define R5_COM_CRC_ERROR (1 << 15)
56 #define R5_ILLEGAL_COMMAND (1 << 14)
57 #define R5_ERROR (1 << 11)
58 #define R5_FUNCTION_NUMBER (1 << 9)
59 #define R5_OUT_OF_RANGE (1 << 8)
60 #define R5_STATUS(x) (x & 0xCB00)
61 #define R5_IO_CURRENT_STATE(x) ((x & 0x3000) >> 12)
62
63
64
65
66
67 #define SDIO_CCCR_CCCR 0x00
68
69 #define SDIO_CCCR_REV_1_00 0
70 #define SDIO_CCCR_REV_1_10 1
71 #define SDIO_CCCR_REV_1_20 2
72 #define SDIO_CCCR_REV_3_00 3
73
74 #define SDIO_SDIO_REV_1_00 0
75 #define SDIO_SDIO_REV_1_10 1
76 #define SDIO_SDIO_REV_1_20 2
77 #define SDIO_SDIO_REV_2_00 3
78 #define SDIO_SDIO_REV_3_00 4
79
80 #define SDIO_CCCR_SD 0x01
81
82 #define SDIO_SD_REV_1_01 0
83 #define SDIO_SD_REV_1_10 1
84 #define SDIO_SD_REV_2_00 2
85 #define SDIO_SD_REV_3_00 3
86
87 #define SDIO_CCCR_IOEx 0x02
88 #define SDIO_CCCR_IORx 0x03
89
90 #define SDIO_CCCR_IENx 0x04
91 #define SDIO_CCCR_INTx 0x05
92
93 #define SDIO_CCCR_ABORT 0x06
94
95 #define SDIO_CCCR_IF 0x07
96
97 #define SDIO_BUS_WIDTH_MASK 0x03
98 #define SDIO_BUS_WIDTH_1BIT 0x00
99 #define SDIO_BUS_WIDTH_RESERVED 0x01
100 #define SDIO_BUS_WIDTH_4BIT 0x02
101 #define SDIO_BUS_ECSI 0x20
102 #define SDIO_BUS_SCSI 0x40
103
104 #define SDIO_BUS_ASYNC_INT 0x20
105
106 #define SDIO_BUS_CD_DISABLE 0x80
107
108 #define SDIO_CCCR_CAPS 0x08
109
110 #define SDIO_CCCR_CAP_SDC 0x01
111 #define SDIO_CCCR_CAP_SMB 0x02
112 #define SDIO_CCCR_CAP_SRW 0x04
113 #define SDIO_CCCR_CAP_SBS 0x08
114 #define SDIO_CCCR_CAP_S4MI 0x10
115 #define SDIO_CCCR_CAP_E4MI 0x20
116 #define SDIO_CCCR_CAP_LSC 0x40
117 #define SDIO_CCCR_CAP_4BLS 0x80
118
119 #define SDIO_CCCR_CIS 0x09
120
121
122 #define SDIO_CCCR_SUSPEND 0x0c
123 #define SDIO_CCCR_SELx 0x0d
124 #define SDIO_CCCR_EXECx 0x0e
125 #define SDIO_CCCR_READYx 0x0f
126
127 #define SDIO_CCCR_BLKSIZE 0x10
128
129 #define SDIO_CCCR_POWER 0x12
130
131 #define SDIO_POWER_SMPC 0x01
132 #define SDIO_POWER_EMPC 0x02
133
134 #define SDIO_CCCR_SPEED 0x13
135
136 #define SDIO_SPEED_SHS 0x01
137 #define SDIO_SPEED_BSS_SHIFT 1
138 #define SDIO_SPEED_BSS_MASK (7<<SDIO_SPEED_BSS_SHIFT)
139 #define SDIO_SPEED_SDR12 (0<<SDIO_SPEED_BSS_SHIFT)
140 #define SDIO_SPEED_SDR25 (1<<SDIO_SPEED_BSS_SHIFT)
141 #define SDIO_SPEED_SDR50 (2<<SDIO_SPEED_BSS_SHIFT)
142 #define SDIO_SPEED_SDR104 (3<<SDIO_SPEED_BSS_SHIFT)
143 #define SDIO_SPEED_DDR50 (4<<SDIO_SPEED_BSS_SHIFT)
144 #define SDIO_SPEED_EHS SDIO_SPEED_SDR25
145
146 #define SDIO_CCCR_UHS 0x14
147 #define SDIO_UHS_SDR50 0x01
148 #define SDIO_UHS_SDR104 0x02
149 #define SDIO_UHS_DDR50 0x04
150
151 #define SDIO_CCCR_DRIVE_STRENGTH 0x15
152 #define SDIO_SDTx_MASK 0x07
153 #define SDIO_DRIVE_SDTA (1<<0)
154 #define SDIO_DRIVE_SDTC (1<<1)
155 #define SDIO_DRIVE_SDTD (1<<2)
156 #define SDIO_DRIVE_DTSx_MASK 0x03
157 #define SDIO_DRIVE_DTSx_SHIFT 4
158 #define SDIO_DTSx_SET_TYPE_B (0 << SDIO_DRIVE_DTSx_SHIFT)
159 #define SDIO_DTSx_SET_TYPE_A (1 << SDIO_DRIVE_DTSx_SHIFT)
160 #define SDIO_DTSx_SET_TYPE_C (2 << SDIO_DRIVE_DTSx_SHIFT)
161 #define SDIO_DTSx_SET_TYPE_D (3 << SDIO_DRIVE_DTSx_SHIFT)
162
163
164
165
166 #define SDIO_FBR_BASE(f) ((f) * 0x100)
167
168 #define SDIO_FBR_STD_IF 0x00
169
170 #define SDIO_FBR_SUPPORTS_CSA 0x40
171 #define SDIO_FBR_ENABLE_CSA 0x80
172
173 #define SDIO_FBR_STD_IF_EXT 0x01
174
175 #define SDIO_FBR_POWER 0x02
176
177 #define SDIO_FBR_POWER_SPS 0x01
178 #define SDIO_FBR_POWER_EPS 0x02
179
180 #define SDIO_FBR_CIS 0x09
181
182
183 #define SDIO_FBR_CSA 0x0C
184
185 #define SDIO_FBR_CSA_DATA 0x0F
186
187 #define SDIO_FBR_BLKSIZE 0x10
188
189 #endif