1
2
3
4
5
6
7
8 #ifndef __DWMAC1000_H__
9 #define __DWMAC1000_H__
10
11 #include <linux/phy.h>
12 #include "common.h"
13
14 #define GMAC_CONTROL 0x00000000
15 #define GMAC_FRAME_FILTER 0x00000004
16 #define GMAC_HASH_HIGH 0x00000008
17 #define GMAC_HASH_LOW 0x0000000c
18 #define GMAC_MII_ADDR 0x00000010
19 #define GMAC_MII_DATA 0x00000014
20 #define GMAC_FLOW_CTRL 0x00000018
21 #define GMAC_VLAN_TAG 0x0000001c
22 #define GMAC_DEBUG 0x00000024
23 #define GMAC_WAKEUP_FILTER 0x00000028
24
25 #define GMAC_INT_STATUS 0x00000038
26 #define GMAC_INT_STATUS_PMT BIT(3)
27 #define GMAC_INT_STATUS_MMCIS BIT(4)
28 #define GMAC_INT_STATUS_MMCRIS BIT(5)
29 #define GMAC_INT_STATUS_MMCTIS BIT(6)
30 #define GMAC_INT_STATUS_MMCCSUM BIT(7)
31 #define GMAC_INT_STATUS_TSTAMP BIT(9)
32 #define GMAC_INT_STATUS_LPIIS BIT(10)
33
34
35 #define GMAC_INT_MASK 0x0000003c
36 #define GMAC_INT_DISABLE_RGMII BIT(0)
37 #define GMAC_INT_DISABLE_PCSLINK BIT(1)
38 #define GMAC_INT_DISABLE_PCSAN BIT(2)
39 #define GMAC_INT_DISABLE_PMT BIT(3)
40 #define GMAC_INT_DISABLE_TIMESTAMP BIT(9)
41 #define GMAC_INT_DISABLE_PCS (GMAC_INT_DISABLE_RGMII | \
42 GMAC_INT_DISABLE_PCSLINK | \
43 GMAC_INT_DISABLE_PCSAN)
44 #define GMAC_INT_DEFAULT_MASK (GMAC_INT_DISABLE_TIMESTAMP | \
45 GMAC_INT_DISABLE_PCS)
46
47
48 #define GMAC_PMT 0x0000002c
49 enum power_event {
50 pointer_reset = 0x80000000,
51 global_unicast = 0x00000200,
52 wake_up_rx_frame = 0x00000040,
53 magic_frame = 0x00000020,
54 wake_up_frame_en = 0x00000004,
55 magic_pkt_en = 0x00000002,
56 power_down = 0x00000001,
57 };
58
59
60
61
62
63 #define LPI_CTRL_STATUS 0x0030
64 #define LPI_TIMER_CTRL 0x0034
65
66
67 #define LPI_CTRL_STATUS_LPITXA 0x00080000
68 #define LPI_CTRL_STATUS_PLSEN 0x00040000
69 #define LPI_CTRL_STATUS_PLS 0x00020000
70 #define LPI_CTRL_STATUS_LPIEN 0x00010000
71 #define LPI_CTRL_STATUS_RLPIST 0x00000200
72 #define LPI_CTRL_STATUS_TLPIST 0x00000100
73 #define LPI_CTRL_STATUS_RLPIEX 0x00000008
74 #define LPI_CTRL_STATUS_RLPIEN 0x00000004
75 #define LPI_CTRL_STATUS_TLPIEX 0x00000002
76 #define LPI_CTRL_STATUS_TLPIEN 0x00000001
77
78
79 #define GMAC_ADDR_HIGH(reg) (((reg > 15) ? 0x00000800 : 0x00000040) + \
80 (reg * 8))
81 #define GMAC_ADDR_LOW(reg) (((reg > 15) ? 0x00000804 : 0x00000044) + \
82 (reg * 8))
83 #define GMAC_MAX_PERFECT_ADDRESSES 1
84
85 #define GMAC_PCS_BASE 0x000000c0
86 #define GMAC_RGSMIIIS 0x000000d8
87
88
89 #define GMAC_RGSMIIIS_LNKMODE BIT(0)
90 #define GMAC_RGSMIIIS_SPEED GENMASK(2, 1)
91 #define GMAC_RGSMIIIS_SPEED_SHIFT 1
92 #define GMAC_RGSMIIIS_LNKSTS BIT(3)
93 #define GMAC_RGSMIIIS_JABTO BIT(4)
94 #define GMAC_RGSMIIIS_FALSECARDET BIT(5)
95 #define GMAC_RGSMIIIS_SMIDRXS BIT(16)
96
97 #define GMAC_RGSMIIIS_LNKMOD_MASK 0x1
98
99 #define GMAC_RGSMIIIS_SPEED_125 0x2
100 #define GMAC_RGSMIIIS_SPEED_25 0x1
101 #define GMAC_RGSMIIIS_SPEED_2_5 0x0
102
103
104 #define GMAC_CONTROL_2K 0x08000000
105 #define GMAC_CONTROL_TC 0x01000000
106 #define GMAC_CONTROL_WD 0x00800000
107 #define GMAC_CONTROL_JD 0x00400000
108 #define GMAC_CONTROL_BE 0x00200000
109 #define GMAC_CONTROL_JE 0x00100000
110 enum inter_frame_gap {
111 GMAC_CONTROL_IFG_88 = 0x00040000,
112 GMAC_CONTROL_IFG_80 = 0x00020000,
113 GMAC_CONTROL_IFG_40 = 0x000e0000,
114 };
115 #define GMAC_CONTROL_DCRS 0x00010000
116 #define GMAC_CONTROL_PS 0x00008000
117 #define GMAC_CONTROL_FES 0x00004000
118 #define GMAC_CONTROL_DO 0x00002000
119 #define GMAC_CONTROL_LM 0x00001000
120 #define GMAC_CONTROL_DM 0x00000800
121 #define GMAC_CONTROL_IPC 0x00000400
122 #define GMAC_CONTROL_DR 0x00000200
123 #define GMAC_CONTROL_LUD 0x00000100
124 #define GMAC_CONTROL_ACS 0x00000080
125 #define GMAC_CONTROL_DC 0x00000010
126 #define GMAC_CONTROL_TE 0x00000008
127 #define GMAC_CONTROL_RE 0x00000004
128
129 #define GMAC_CORE_INIT (GMAC_CONTROL_JD | GMAC_CONTROL_PS | GMAC_CONTROL_ACS | \
130 GMAC_CONTROL_BE | GMAC_CONTROL_DCRS)
131
132
133 #define GMAC_FRAME_FILTER_PR 0x00000001
134 #define GMAC_FRAME_FILTER_HUC 0x00000002
135 #define GMAC_FRAME_FILTER_HMC 0x00000004
136 #define GMAC_FRAME_FILTER_DAIF 0x00000008
137 #define GMAC_FRAME_FILTER_PM 0x00000010
138 #define GMAC_FRAME_FILTER_DBF 0x00000020
139 #define GMAC_FRAME_FILTER_PCF 0x00000080
140 #define GMAC_FRAME_FILTER_SAIF 0x00000100
141 #define GMAC_FRAME_FILTER_SAF 0x00000200
142 #define GMAC_FRAME_FILTER_HPF 0x00000400
143 #define GMAC_FRAME_FILTER_RA 0x80000000
144
145 #define GMAC_MII_ADDR_WRITE 0x00000002
146 #define GMAC_MII_ADDR_BUSY 0x00000001
147
148 #define GMAC_FLOW_CTRL_PT_MASK 0xffff0000
149 #define GMAC_FLOW_CTRL_PT_SHIFT 16
150 #define GMAC_FLOW_CTRL_UP 0x00000008
151 #define GMAC_FLOW_CTRL_RFE 0x00000004
152 #define GMAC_FLOW_CTRL_TFE 0x00000002
153 #define GMAC_FLOW_CTRL_FCB_BPA 0x00000001
154
155
156
157 #define GMAC_DEBUG_TXSTSFSTS BIT(25)
158 #define GMAC_DEBUG_TXFSTS BIT(24)
159 #define GMAC_DEBUG_TWCSTS BIT(22)
160
161 #define GMAC_DEBUG_TRCSTS_MASK GENMASK(21, 20)
162 #define GMAC_DEBUG_TRCSTS_SHIFT 20
163 #define GMAC_DEBUG_TRCSTS_IDLE 0
164 #define GMAC_DEBUG_TRCSTS_READ 1
165 #define GMAC_DEBUG_TRCSTS_TXW 2
166 #define GMAC_DEBUG_TRCSTS_WRITE 3
167 #define GMAC_DEBUG_TXPAUSED BIT(19)
168
169 #define GMAC_DEBUG_TFCSTS_MASK GENMASK(18, 17)
170 #define GMAC_DEBUG_TFCSTS_SHIFT 17
171 #define GMAC_DEBUG_TFCSTS_IDLE 0
172 #define GMAC_DEBUG_TFCSTS_WAIT 1
173 #define GMAC_DEBUG_TFCSTS_GEN_PAUSE 2
174 #define GMAC_DEBUG_TFCSTS_XFER 3
175
176 #define GMAC_DEBUG_TPESTS BIT(16)
177 #define GMAC_DEBUG_RXFSTS_MASK GENMASK(9, 8)
178 #define GMAC_DEBUG_RXFSTS_SHIFT 8
179 #define GMAC_DEBUG_RXFSTS_EMPTY 0
180 #define GMAC_DEBUG_RXFSTS_BT 1
181 #define GMAC_DEBUG_RXFSTS_AT 2
182 #define GMAC_DEBUG_RXFSTS_FULL 3
183 #define GMAC_DEBUG_RRCSTS_MASK GENMASK(6, 5)
184 #define GMAC_DEBUG_RRCSTS_SHIFT 5
185 #define GMAC_DEBUG_RRCSTS_IDLE 0
186 #define GMAC_DEBUG_RRCSTS_RDATA 1
187 #define GMAC_DEBUG_RRCSTS_RSTAT 2
188 #define GMAC_DEBUG_RRCSTS_FLUSH 3
189 #define GMAC_DEBUG_RWCSTS BIT(4)
190
191 #define GMAC_DEBUG_RFCFCSTS_MASK GENMASK(2, 1)
192 #define GMAC_DEBUG_RFCFCSTS_SHIFT 1
193
194 #define GMAC_DEBUG_RPESTS BIT(0)
195
196
197
198 #define DMA_BUS_MODE_DA 0x00000002
199 #define DMA_BUS_MODE_DSL_MASK 0x0000007c
200 #define DMA_BUS_MODE_DSL_SHIFT 2
201
202 #define DMA_BUS_MODE_PBL_MASK 0x00003f00
203 #define DMA_BUS_MODE_PBL_SHIFT 8
204 #define DMA_BUS_MODE_ATDS 0x00000080
205
206 enum rx_tx_priority_ratio {
207 double_ratio = 0x00004000,
208 triple_ratio = 0x00008000,
209 quadruple_ratio = 0x0000c000,
210 };
211
212 #define DMA_BUS_MODE_FB 0x00010000
213 #define DMA_BUS_MODE_MB 0x04000000
214 #define DMA_BUS_MODE_RPBL_MASK 0x007e0000
215 #define DMA_BUS_MODE_RPBL_SHIFT 17
216 #define DMA_BUS_MODE_USP 0x00800000
217 #define DMA_BUS_MODE_MAXPBL 0x01000000
218 #define DMA_BUS_MODE_AAL 0x02000000
219
220
221 #define DMA_HOST_TX_DESC 0x00001048
222 #define DMA_HOST_RX_DESC 0x0000104c
223
224 #define DMA_BUS_PR_RATIO_MASK 0x0000c000
225 #define DMA_BUS_PR_RATIO_SHIFT 14
226 #define DMA_BUS_FB 0x00010000
227
228
229
230 #define DMA_CONTROL_DT 0x04000000
231 #define DMA_CONTROL_RSF 0x02000000
232 #define DMA_CONTROL_DFF 0x01000000
233
234 enum rfa {
235 act_full_minus_1 = 0x00800000,
236 act_full_minus_2 = 0x00800200,
237 act_full_minus_3 = 0x00800400,
238 act_full_minus_4 = 0x00800600,
239 };
240
241 enum rfd {
242 deac_full_minus_1 = 0x00400000,
243 deac_full_minus_2 = 0x00400800,
244 deac_full_minus_3 = 0x00401000,
245 deac_full_minus_4 = 0x00401800,
246 };
247 #define DMA_CONTROL_TSF 0x00200000
248
249 enum ttc_control {
250 DMA_CONTROL_TTC_64 = 0x00000000,
251 DMA_CONTROL_TTC_128 = 0x00004000,
252 DMA_CONTROL_TTC_192 = 0x00008000,
253 DMA_CONTROL_TTC_256 = 0x0000c000,
254 DMA_CONTROL_TTC_40 = 0x00010000,
255 DMA_CONTROL_TTC_32 = 0x00014000,
256 DMA_CONTROL_TTC_24 = 0x00018000,
257 DMA_CONTROL_TTC_16 = 0x0001c000,
258 };
259 #define DMA_CONTROL_TC_TX_MASK 0xfffe3fff
260
261 #define DMA_CONTROL_EFC 0x00000100
262 #define DMA_CONTROL_FEF 0x00000080
263 #define DMA_CONTROL_FUF 0x00000040
264
265
266
267
268 #define DMA_CONTROL_RFA_MASK 0x00800600
269
270
271
272
273 #define DMA_CONTROL_RFD_MASK 0x00401800
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299 #define RFA_FULL_MINUS_1K 0x00000000
300 #define RFA_FULL_MINUS_2K 0x00000200
301 #define RFA_FULL_MINUS_3K 0x00000400
302 #define RFA_FULL_MINUS_4K 0x00000600
303 #define RFA_FULL_MINUS_5K 0x00800000
304 #define RFA_FULL_MINUS_6K 0x00800200
305 #define RFA_FULL_MINUS_7K 0x00800400
306
307 #define RFD_FULL_MINUS_1K 0x00000000
308 #define RFD_FULL_MINUS_2K 0x00000800
309 #define RFD_FULL_MINUS_3K 0x00001000
310 #define RFD_FULL_MINUS_4K 0x00001800
311 #define RFD_FULL_MINUS_5K 0x00400000
312 #define RFD_FULL_MINUS_6K 0x00400800
313 #define RFD_FULL_MINUS_7K 0x00401000
314
315 enum rtc_control {
316 DMA_CONTROL_RTC_64 = 0x00000000,
317 DMA_CONTROL_RTC_32 = 0x00000008,
318 DMA_CONTROL_RTC_96 = 0x00000010,
319 DMA_CONTROL_RTC_128 = 0x00000018,
320 };
321 #define DMA_CONTROL_TC_RX_MASK 0xffffffe7
322
323 #define DMA_CONTROL_OSF 0x00000004
324
325
326 #define GMAC_MMC_CTRL 0x100
327 #define GMAC_MMC_RX_INTR 0x104
328 #define GMAC_MMC_TX_INTR 0x108
329 #define GMAC_MMC_RX_CSUM_OFFLOAD 0x208
330 #define GMAC_EXTHASH_BASE 0x500
331
332 extern const struct stmmac_dma_ops dwmac1000_dma_ops;
333 #endif