This source file includes following definitions.
- pcibios_vaddr_is_ioport
- pci_bus_to_host
- isa_vaddr_is_ioport
1
2 #ifndef _ASM_MICROBLAZE_PCI_BRIDGE_H
3 #define _ASM_MICROBLAZE_PCI_BRIDGE_H
4 #ifdef __KERNEL__
5
6
7 #include <linux/pci.h>
8 #include <linux/list.h>
9 #include <linux/ioport.h>
10
11 struct device_node;
12
13 #ifdef CONFIG_PCI
14 extern struct list_head hose_list;
15 extern int pcibios_vaddr_is_ioport(void __iomem *address);
16 #else
17 static inline int pcibios_vaddr_is_ioport(void __iomem *address)
18 {
19 return 0;
20 }
21 #endif
22
23
24
25
26 struct pci_controller {
27 struct pci_bus *bus;
28 char is_dynamic;
29 struct device_node *dn;
30 struct list_head list_node;
31 struct device *parent;
32
33 int first_busno;
34 int last_busno;
35
36 int self_busno;
37
38 void __iomem *io_base_virt;
39 resource_size_t io_base_phys;
40
41 resource_size_t pci_io_size;
42
43
44
45
46 resource_size_t pci_mem_offset;
47
48
49
50
51
52 resource_size_t isa_mem_phys;
53 resource_size_t isa_mem_size;
54
55 struct pci_ops *ops;
56 unsigned int __iomem *cfg_addr;
57 void __iomem *cfg_data;
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75 #define INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
76 #define INDIRECT_TYPE_EXT_REG 0x00000002
77 #define INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
78 #define INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
79 #define INDIRECT_TYPE_BIG_ENDIAN 0x00000010
80 #define INDIRECT_TYPE_BROKEN_MRM 0x00000020
81 u32 indirect_type;
82
83
84
85
86 struct resource io_resource;
87 struct resource mem_resources[3];
88 int global_number;
89 };
90
91 #ifdef CONFIG_PCI
92 static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
93 {
94 return bus->sysdata;
95 }
96
97 static inline int isa_vaddr_is_ioport(void __iomem *address)
98 {
99
100
101
102 return 0;
103 }
104 #endif
105
106
107
108 extern int early_read_config_byte(struct pci_controller *hose, int bus,
109 int dev_fn, int where, u8 *val);
110 extern int early_read_config_word(struct pci_controller *hose, int bus,
111 int dev_fn, int where, u16 *val);
112 extern int early_read_config_dword(struct pci_controller *hose, int bus,
113 int dev_fn, int where, u32 *val);
114 extern int early_write_config_byte(struct pci_controller *hose, int bus,
115 int dev_fn, int where, u8 val);
116 extern int early_write_config_word(struct pci_controller *hose, int bus,
117 int dev_fn, int where, u16 val);
118 extern int early_write_config_dword(struct pci_controller *hose, int bus,
119 int dev_fn, int where, u32 val);
120
121 extern int early_find_capability(struct pci_controller *hose, int bus,
122 int dev_fn, int cap);
123
124 extern void setup_indirect_pci(struct pci_controller *hose,
125 resource_size_t cfg_addr,
126 resource_size_t cfg_data, u32 flags);
127
128
129 extern struct pci_controller *pci_find_hose_for_OF_device(
130 struct device_node *node);
131
132
133 extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
134 struct device_node *dev, int primary);
135
136
137 extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
138 extern void pcibios_free_controller(struct pci_controller *phb);
139
140 #endif
141 #endif