root/drivers/clk/rockchip/clk-rk3399.c

/* [<][>][^][v][top][bottom][index][help] */

DEFINITIONS

This source file includes following definitions.
  1. rk3399_clk_init
  2. rk3399_pmu_clk_init

   1 // SPDX-License-Identifier: GPL-2.0-or-later
   2 /*
   3  * Copyright (c) 2016 Rockchip Electronics Co. Ltd.
   4  * Author: Xing Zheng <zhengxing@rock-chips.com>
   5  */
   6 
   7 #include <linux/clk-provider.h>
   8 #include <linux/io.h>
   9 #include <linux/of.h>
  10 #include <linux/of_address.h>
  11 #include <linux/platform_device.h>
  12 #include <linux/regmap.h>
  13 #include <dt-bindings/clock/rk3399-cru.h>
  14 #include "clk.h"
  15 
  16 enum rk3399_plls {
  17         lpll, bpll, dpll, cpll, gpll, npll, vpll,
  18 };
  19 
  20 enum rk3399_pmu_plls {
  21         ppll,
  22 };
  23 
  24 static struct rockchip_pll_rate_table rk3399_pll_rates[] = {
  25         /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  26         RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
  27         RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
  28         RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
  29         RK3036_PLL_RATE(2136000000, 1, 89, 1, 1, 1, 0),
  30         RK3036_PLL_RATE(2112000000, 1, 88, 1, 1, 1, 0),
  31         RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
  32         RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
  33         RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
  34         RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
  35         RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
  36         RK3036_PLL_RATE(1968000000, 1, 82, 1, 1, 1, 0),
  37         RK3036_PLL_RATE(1944000000, 1, 81, 1, 1, 1, 0),
  38         RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
  39         RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
  40         RK3036_PLL_RATE(1872000000, 1, 78, 1, 1, 1, 0),
  41         RK3036_PLL_RATE(1848000000, 1, 77, 1, 1, 1, 0),
  42         RK3036_PLL_RATE(1824000000, 1, 76, 1, 1, 1, 0),
  43         RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
  44         RK3036_PLL_RATE(1776000000, 1, 74, 1, 1, 1, 0),
  45         RK3036_PLL_RATE(1752000000, 1, 73, 1, 1, 1, 0),
  46         RK3036_PLL_RATE(1728000000, 1, 72, 1, 1, 1, 0),
  47         RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
  48         RK3036_PLL_RATE(1680000000, 1, 70, 1, 1, 1, 0),
  49         RK3036_PLL_RATE(1656000000, 1, 69, 1, 1, 1, 0),
  50         RK3036_PLL_RATE(1632000000, 1, 68, 1, 1, 1, 0),
  51         RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  52         RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
  53         RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
  54         RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
  55         RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
  56         RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
  57         RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
  58         RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
  59         RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
  60         RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
  61         RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
  62         RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
  63         RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
  64         RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
  65         RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
  66         RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
  67         RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
  68         RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
  69         RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
  70         RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
  71         RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
  72         RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  73         RK3036_PLL_RATE(1000000000, 1, 125, 3, 1, 1, 0),
  74         RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
  75         RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
  76         RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
  77         RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
  78         RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
  79         RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
  80         RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
  81         RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
  82         RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
  83         RK3036_PLL_RATE( 800000000, 1, 100, 3, 1, 1, 0),
  84         RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
  85         RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
  86         RK3036_PLL_RATE( 676000000, 3, 169, 2, 1, 1, 0),
  87         RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
  88         RK3036_PLL_RATE( 594000000, 1, 99, 4, 1, 1, 0),
  89         RK3036_PLL_RATE( 533250000, 8, 711, 4, 1, 1, 0),
  90         RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
  91         RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
  92         RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
  93         RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
  94         RK3036_PLL_RATE( 297000000, 1, 99, 4, 2, 1, 0),
  95         RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
  96         RK3036_PLL_RATE( 148500000, 1, 99, 4, 4, 1, 0),
  97         RK3036_PLL_RATE( 106500000, 1, 71, 4, 4, 1, 0),
  98         RK3036_PLL_RATE(  96000000, 1, 64, 4, 4, 1, 0),
  99         RK3036_PLL_RATE(  74250000, 2, 99, 4, 4, 1, 0),
 100         RK3036_PLL_RATE(  65000000, 1, 65, 6, 4, 1, 0),
 101         RK3036_PLL_RATE(  54000000, 1, 54, 6, 4, 1, 0),
 102         RK3036_PLL_RATE(  27000000, 1, 27, 6, 4, 1, 0),
 103         { /* sentinel */ },
 104 };
 105 
 106 /* CRU parents */
 107 PNAME(mux_pll_p)                                = { "xin24m", "xin32k" };
 108 
 109 PNAME(mux_armclkl_p)                            = { "clk_core_l_lpll_src",
 110                                                     "clk_core_l_bpll_src",
 111                                                     "clk_core_l_dpll_src",
 112                                                     "clk_core_l_gpll_src" };
 113 PNAME(mux_armclkb_p)                            = { "clk_core_b_lpll_src",
 114                                                     "clk_core_b_bpll_src",
 115                                                     "clk_core_b_dpll_src",
 116                                                     "clk_core_b_gpll_src" };
 117 PNAME(mux_ddrclk_p)                             = { "clk_ddrc_lpll_src",
 118                                                     "clk_ddrc_bpll_src",
 119                                                     "clk_ddrc_dpll_src",
 120                                                     "clk_ddrc_gpll_src" };
 121 PNAME(mux_aclk_cci_p)                           = { "cpll_aclk_cci_src",
 122                                                     "gpll_aclk_cci_src",
 123                                                     "npll_aclk_cci_src",
 124                                                     "vpll_aclk_cci_src" };
 125 PNAME(mux_cci_trace_p)                          = { "cpll_cci_trace",
 126                                                     "gpll_cci_trace" };
 127 PNAME(mux_cs_p)                                 = { "cpll_cs", "gpll_cs",
 128                                                     "npll_cs"};
 129 PNAME(mux_aclk_perihp_p)                        = { "cpll_aclk_perihp_src",
 130                                                     "gpll_aclk_perihp_src" };
 131 
 132 PNAME(mux_pll_src_cpll_gpll_p)                  = { "cpll", "gpll" };
 133 PNAME(mux_pll_src_cpll_gpll_npll_p)             = { "cpll", "gpll", "npll" };
 134 PNAME(mux_pll_src_cpll_gpll_ppll_p)             = { "cpll", "gpll", "ppll" };
 135 PNAME(mux_pll_src_cpll_gpll_upll_p)             = { "cpll", "gpll", "upll" };
 136 PNAME(mux_pll_src_npll_cpll_gpll_p)             = { "npll", "cpll", "gpll" };
 137 PNAME(mux_pll_src_cpll_gpll_npll_ppll_p)        = { "cpll", "gpll", "npll",
 138                                                     "ppll" };
 139 PNAME(mux_pll_src_cpll_gpll_npll_24m_p)         = { "cpll", "gpll", "npll",
 140                                                     "xin24m" };
 141 PNAME(mux_pll_src_cpll_gpll_npll_usbphy480m_p)  = { "cpll", "gpll", "npll",
 142                                                     "clk_usbphy_480m" };
 143 PNAME(mux_pll_src_ppll_cpll_gpll_npll_p)        = { "ppll", "cpll", "gpll",
 144                                                     "npll", "upll" };
 145 PNAME(mux_pll_src_cpll_gpll_npll_upll_24m_p)    = { "cpll", "gpll", "npll",
 146                                                     "upll", "xin24m" };
 147 PNAME(mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p) = { "cpll", "gpll", "npll",
 148                                                     "ppll", "upll", "xin24m" };
 149 
 150 PNAME(mux_pll_src_vpll_cpll_gpll_p)             = { "vpll", "cpll", "gpll" };
 151 PNAME(mux_pll_src_vpll_cpll_gpll_npll_p)        = { "vpll", "cpll", "gpll",
 152                                                     "npll" };
 153 PNAME(mux_pll_src_vpll_cpll_gpll_24m_p)         = { "vpll", "cpll", "gpll",
 154                                                     "xin24m" };
 155 
 156 PNAME(mux_dclk_vop0_p)                  = { "dclk_vop0_div",
 157                                             "dclk_vop0_frac" };
 158 PNAME(mux_dclk_vop1_p)                  = { "dclk_vop1_div",
 159                                             "dclk_vop1_frac" };
 160 
 161 PNAME(mux_clk_cif_p)                    = { "clk_cifout_src", "xin24m" };
 162 
 163 PNAME(mux_pll_src_24m_usbphy480m_p)     = { "xin24m", "clk_usbphy_480m" };
 164 PNAME(mux_pll_src_24m_pciephy_p)        = { "xin24m", "clk_pciephy_ref100m" };
 165 PNAME(mux_pll_src_24m_32k_cpll_gpll_p)  = { "xin24m", "xin32k",
 166                                             "cpll", "gpll" };
 167 PNAME(mux_pciecore_cru_phy_p)           = { "clk_pcie_core_cru",
 168                                             "clk_pcie_core_phy" };
 169 
 170 PNAME(mux_aclk_emmc_p)                  = { "cpll_aclk_emmc_src",
 171                                             "gpll_aclk_emmc_src" };
 172 
 173 PNAME(mux_aclk_perilp0_p)               = { "cpll_aclk_perilp0_src",
 174                                             "gpll_aclk_perilp0_src" };
 175 
 176 PNAME(mux_fclk_cm0s_p)                  = { "cpll_fclk_cm0s_src",
 177                                             "gpll_fclk_cm0s_src" };
 178 
 179 PNAME(mux_hclk_perilp1_p)               = { "cpll_hclk_perilp1_src",
 180                                             "gpll_hclk_perilp1_src" };
 181 
 182 PNAME(mux_clk_testout1_p)               = { "clk_testout1_pll_src", "xin24m" };
 183 PNAME(mux_clk_testout2_p)               = { "clk_testout2_pll_src", "xin24m" };
 184 
 185 PNAME(mux_usbphy_480m_p)                = { "clk_usbphy0_480m_src",
 186                                             "clk_usbphy1_480m_src" };
 187 PNAME(mux_aclk_gmac_p)                  = { "cpll_aclk_gmac_src",
 188                                             "gpll_aclk_gmac_src" };
 189 PNAME(mux_rmii_p)                       = { "clk_gmac", "clkin_gmac" };
 190 PNAME(mux_spdif_p)                      = { "clk_spdif_div", "clk_spdif_frac",
 191                                             "clkin_i2s", "xin12m" };
 192 PNAME(mux_i2s0_p)                       = { "clk_i2s0_div", "clk_i2s0_frac",
 193                                             "clkin_i2s", "xin12m" };
 194 PNAME(mux_i2s1_p)                       = { "clk_i2s1_div", "clk_i2s1_frac",
 195                                             "clkin_i2s", "xin12m" };
 196 PNAME(mux_i2s2_p)                       = { "clk_i2s2_div", "clk_i2s2_frac",
 197                                             "clkin_i2s", "xin12m" };
 198 PNAME(mux_i2sch_p)                      = { "clk_i2s0", "clk_i2s1",
 199                                             "clk_i2s2" };
 200 PNAME(mux_i2sout_p)                     = { "clk_i2sout_src", "xin12m" };
 201 
 202 PNAME(mux_uart0_p)      = { "clk_uart0_div", "clk_uart0_frac", "xin24m" };
 203 PNAME(mux_uart1_p)      = { "clk_uart1_div", "clk_uart1_frac", "xin24m" };
 204 PNAME(mux_uart2_p)      = { "clk_uart2_div", "clk_uart2_frac", "xin24m" };
 205 PNAME(mux_uart3_p)      = { "clk_uart3_div", "clk_uart3_frac", "xin24m" };
 206 
 207 /* PMU CRU parents */
 208 PNAME(mux_ppll_24m_p)           = { "ppll", "xin24m" };
 209 PNAME(mux_24m_ppll_p)           = { "xin24m", "ppll" };
 210 PNAME(mux_fclk_cm0s_pmu_ppll_p) = { "fclk_cm0s_pmu_ppll_src", "xin24m" };
 211 PNAME(mux_wifi_pmu_p)           = { "clk_wifi_div", "clk_wifi_frac" };
 212 PNAME(mux_uart4_pmu_p)          = { "clk_uart4_div", "clk_uart4_frac",
 213                                     "xin24m" };
 214 PNAME(mux_clk_testout2_2io_p)   = { "clk_testout2", "clk_32k_suspend_pmu" };
 215 
 216 static struct rockchip_pll_clock rk3399_pll_clks[] __initdata = {
 217         [lpll] = PLL(pll_rk3399, PLL_APLLL, "lpll", mux_pll_p, 0, RK3399_PLL_CON(0),
 218                      RK3399_PLL_CON(3), 8, 31, 0, rk3399_pll_rates),
 219         [bpll] = PLL(pll_rk3399, PLL_APLLB, "bpll", mux_pll_p, 0, RK3399_PLL_CON(8),
 220                      RK3399_PLL_CON(11), 8, 31, 0, rk3399_pll_rates),
 221         [dpll] = PLL(pll_rk3399, PLL_DPLL, "dpll", mux_pll_p, 0, RK3399_PLL_CON(16),
 222                      RK3399_PLL_CON(19), 8, 31, 0, NULL),
 223         [cpll] = PLL(pll_rk3399, PLL_CPLL, "cpll", mux_pll_p, 0, RK3399_PLL_CON(24),
 224                      RK3399_PLL_CON(27), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
 225         [gpll] = PLL(pll_rk3399, PLL_GPLL, "gpll", mux_pll_p, 0, RK3399_PLL_CON(32),
 226                      RK3399_PLL_CON(35), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
 227         [npll] = PLL(pll_rk3399, PLL_NPLL, "npll",  mux_pll_p, 0, RK3399_PLL_CON(40),
 228                      RK3399_PLL_CON(43), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
 229         [vpll] = PLL(pll_rk3399, PLL_VPLL, "vpll",  mux_pll_p, 0, RK3399_PLL_CON(48),
 230                      RK3399_PLL_CON(51), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
 231 };
 232 
 233 static struct rockchip_pll_clock rk3399_pmu_pll_clks[] __initdata = {
 234         [ppll] = PLL(pll_rk3399, PLL_PPLL, "ppll",  mux_pll_p, 0, RK3399_PMU_PLL_CON(0),
 235                      RK3399_PMU_PLL_CON(3), 8, 31, ROCKCHIP_PLL_SYNC_RATE, rk3399_pll_rates),
 236 };
 237 
 238 #define MFLAGS CLK_MUX_HIWORD_MASK
 239 #define DFLAGS CLK_DIVIDER_HIWORD_MASK
 240 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
 241 #define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
 242 
 243 static struct rockchip_clk_branch rk3399_spdif_fracmux __initdata =
 244         MUX(0, "clk_spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
 245                         RK3399_CLKSEL_CON(32), 13, 2, MFLAGS);
 246 
 247 static struct rockchip_clk_branch rk3399_i2s0_fracmux __initdata =
 248         MUX(0, "clk_i2s0_mux", mux_i2s0_p, CLK_SET_RATE_PARENT,
 249                         RK3399_CLKSEL_CON(28), 8, 2, MFLAGS);
 250 
 251 static struct rockchip_clk_branch rk3399_i2s1_fracmux __initdata =
 252         MUX(0, "clk_i2s1_mux", mux_i2s1_p, CLK_SET_RATE_PARENT,
 253                         RK3399_CLKSEL_CON(29), 8, 2, MFLAGS);
 254 
 255 static struct rockchip_clk_branch rk3399_i2s2_fracmux __initdata =
 256         MUX(0, "clk_i2s2_mux", mux_i2s2_p, CLK_SET_RATE_PARENT,
 257                         RK3399_CLKSEL_CON(30), 8, 2, MFLAGS);
 258 
 259 static struct rockchip_clk_branch rk3399_uart0_fracmux __initdata =
 260         MUX(SCLK_UART0, "clk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
 261                         RK3399_CLKSEL_CON(33), 8, 2, MFLAGS);
 262 
 263 static struct rockchip_clk_branch rk3399_uart1_fracmux __initdata =
 264         MUX(SCLK_UART1, "clk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
 265                         RK3399_CLKSEL_CON(34), 8, 2, MFLAGS);
 266 
 267 static struct rockchip_clk_branch rk3399_uart2_fracmux __initdata =
 268         MUX(SCLK_UART2, "clk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
 269                         RK3399_CLKSEL_CON(35), 8, 2, MFLAGS);
 270 
 271 static struct rockchip_clk_branch rk3399_uart3_fracmux __initdata =
 272         MUX(SCLK_UART3, "clk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
 273                         RK3399_CLKSEL_CON(36), 8, 2, MFLAGS);
 274 
 275 static struct rockchip_clk_branch rk3399_uart4_pmu_fracmux __initdata =
 276         MUX(SCLK_UART4_PMU, "clk_uart4_pmu", mux_uart4_pmu_p, CLK_SET_RATE_PARENT,
 277                         RK3399_PMU_CLKSEL_CON(5), 8, 2, MFLAGS);
 278 
 279 static struct rockchip_clk_branch rk3399_dclk_vop0_fracmux __initdata =
 280         MUX(DCLK_VOP0, "dclk_vop0", mux_dclk_vop0_p, CLK_SET_RATE_PARENT,
 281                         RK3399_CLKSEL_CON(49), 11, 1, MFLAGS);
 282 
 283 static struct rockchip_clk_branch rk3399_dclk_vop1_fracmux __initdata =
 284         MUX(DCLK_VOP1, "dclk_vop1", mux_dclk_vop1_p, CLK_SET_RATE_PARENT,
 285                         RK3399_CLKSEL_CON(50), 11, 1, MFLAGS);
 286 
 287 static struct rockchip_clk_branch rk3399_pmuclk_wifi_fracmux __initdata =
 288         MUX(SCLK_WIFI_PMU, "clk_wifi_pmu", mux_wifi_pmu_p, CLK_SET_RATE_PARENT,
 289                         RK3399_PMU_CLKSEL_CON(1), 14, 1, MFLAGS);
 290 
 291 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkl_data = {
 292         .core_reg = RK3399_CLKSEL_CON(0),
 293         .div_core_shift = 0,
 294         .div_core_mask = 0x1f,
 295         .mux_core_alt = 3,
 296         .mux_core_main = 0,
 297         .mux_core_shift = 6,
 298         .mux_core_mask = 0x3,
 299 };
 300 
 301 static const struct rockchip_cpuclk_reg_data rk3399_cpuclkb_data = {
 302         .core_reg = RK3399_CLKSEL_CON(2),
 303         .div_core_shift = 0,
 304         .div_core_mask = 0x1f,
 305         .mux_core_alt = 3,
 306         .mux_core_main = 1,
 307         .mux_core_shift = 6,
 308         .mux_core_mask = 0x3,
 309 };
 310 
 311 #define RK3399_DIV_ACLKM_MASK           0x1f
 312 #define RK3399_DIV_ACLKM_SHIFT          8
 313 #define RK3399_DIV_ATCLK_MASK           0x1f
 314 #define RK3399_DIV_ATCLK_SHIFT          0
 315 #define RK3399_DIV_PCLK_DBG_MASK        0x1f
 316 #define RK3399_DIV_PCLK_DBG_SHIFT       8
 317 
 318 #define RK3399_CLKSEL0(_offs, _aclkm)                                   \
 319         {                                                               \
 320                 .reg = RK3399_CLKSEL_CON(0 + _offs),                    \
 321                 .val = HIWORD_UPDATE(_aclkm, RK3399_DIV_ACLKM_MASK,     \
 322                                 RK3399_DIV_ACLKM_SHIFT),                \
 323         }
 324 #define RK3399_CLKSEL1(_offs, _atclk, _pdbg)                            \
 325         {                                                               \
 326                 .reg = RK3399_CLKSEL_CON(1 + _offs),                    \
 327                 .val = HIWORD_UPDATE(_atclk, RK3399_DIV_ATCLK_MASK,     \
 328                                 RK3399_DIV_ATCLK_SHIFT) |               \
 329                        HIWORD_UPDATE(_pdbg, RK3399_DIV_PCLK_DBG_MASK,   \
 330                                 RK3399_DIV_PCLK_DBG_SHIFT),             \
 331         }
 332 
 333 /* cluster_l: aclkm in clksel0, rest in clksel1 */
 334 #define RK3399_CPUCLKL_RATE(_prate, _aclkm, _atclk, _pdbg)              \
 335         {                                                               \
 336                 .prate = _prate##U,                                     \
 337                 .divs = {                                               \
 338                         RK3399_CLKSEL0(0, _aclkm),                      \
 339                         RK3399_CLKSEL1(0, _atclk, _pdbg),               \
 340                 },                                                      \
 341         }
 342 
 343 /* cluster_b: aclkm in clksel2, rest in clksel3 */
 344 #define RK3399_CPUCLKB_RATE(_prate, _aclkm, _atclk, _pdbg)              \
 345         {                                                               \
 346                 .prate = _prate##U,                                     \
 347                 .divs = {                                               \
 348                         RK3399_CLKSEL0(2, _aclkm),                      \
 349                         RK3399_CLKSEL1(2, _atclk, _pdbg),               \
 350                 },                                                      \
 351         }
 352 
 353 static struct rockchip_cpuclk_rate_table rk3399_cpuclkl_rates[] __initdata = {
 354         RK3399_CPUCLKL_RATE(1800000000, 1, 8, 8),
 355         RK3399_CPUCLKL_RATE(1704000000, 1, 8, 8),
 356         RK3399_CPUCLKL_RATE(1608000000, 1, 7, 7),
 357         RK3399_CPUCLKL_RATE(1512000000, 1, 7, 7),
 358         RK3399_CPUCLKL_RATE(1488000000, 1, 6, 6),
 359         RK3399_CPUCLKL_RATE(1416000000, 1, 6, 6),
 360         RK3399_CPUCLKL_RATE(1200000000, 1, 5, 5),
 361         RK3399_CPUCLKL_RATE(1008000000, 1, 5, 5),
 362         RK3399_CPUCLKL_RATE( 816000000, 1, 4, 4),
 363         RK3399_CPUCLKL_RATE( 696000000, 1, 3, 3),
 364         RK3399_CPUCLKL_RATE( 600000000, 1, 3, 3),
 365         RK3399_CPUCLKL_RATE( 408000000, 1, 2, 2),
 366         RK3399_CPUCLKL_RATE( 312000000, 1, 1, 1),
 367         RK3399_CPUCLKL_RATE( 216000000, 1, 1, 1),
 368         RK3399_CPUCLKL_RATE(  96000000, 1, 1, 1),
 369 };
 370 
 371 static struct rockchip_cpuclk_rate_table rk3399_cpuclkb_rates[] __initdata = {
 372         RK3399_CPUCLKB_RATE(2208000000, 1, 11, 11),
 373         RK3399_CPUCLKB_RATE(2184000000, 1, 11, 11),
 374         RK3399_CPUCLKB_RATE(2088000000, 1, 10, 10),
 375         RK3399_CPUCLKB_RATE(2040000000, 1, 10, 10),
 376         RK3399_CPUCLKB_RATE(2016000000, 1, 9, 9),
 377         RK3399_CPUCLKB_RATE(1992000000, 1, 9, 9),
 378         RK3399_CPUCLKB_RATE(1896000000, 1, 9, 9),
 379         RK3399_CPUCLKB_RATE(1800000000, 1, 8, 8),
 380         RK3399_CPUCLKB_RATE(1704000000, 1, 8, 8),
 381         RK3399_CPUCLKB_RATE(1608000000, 1, 7, 7),
 382         RK3399_CPUCLKB_RATE(1512000000, 1, 7, 7),
 383         RK3399_CPUCLKB_RATE(1488000000, 1, 6, 6),
 384         RK3399_CPUCLKB_RATE(1416000000, 1, 6, 6),
 385         RK3399_CPUCLKB_RATE(1200000000, 1, 5, 5),
 386         RK3399_CPUCLKB_RATE(1008000000, 1, 5, 5),
 387         RK3399_CPUCLKB_RATE( 816000000, 1, 4, 4),
 388         RK3399_CPUCLKB_RATE( 696000000, 1, 3, 3),
 389         RK3399_CPUCLKB_RATE( 600000000, 1, 3, 3),
 390         RK3399_CPUCLKB_RATE( 408000000, 1, 2, 2),
 391         RK3399_CPUCLKB_RATE( 312000000, 1, 1, 1),
 392         RK3399_CPUCLKB_RATE( 216000000, 1, 1, 1),
 393         RK3399_CPUCLKB_RATE(  96000000, 1, 1, 1),
 394 };
 395 
 396 static struct rockchip_clk_branch rk3399_clk_branches[] __initdata = {
 397         /*
 398          * CRU Clock-Architecture
 399          */
 400 
 401         /* usbphy */
 402         GATE(SCLK_USB2PHY0_REF, "clk_usb2phy0_ref", "xin24m", CLK_IGNORE_UNUSED,
 403                         RK3399_CLKGATE_CON(6), 5, GFLAGS),
 404         GATE(SCLK_USB2PHY1_REF, "clk_usb2phy1_ref", "xin24m", CLK_IGNORE_UNUSED,
 405                         RK3399_CLKGATE_CON(6), 6, GFLAGS),
 406 
 407         GATE(0, "clk_usbphy0_480m_src", "clk_usbphy0_480m", 0,
 408                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
 409         GATE(0, "clk_usbphy1_480m_src", "clk_usbphy1_480m", 0,
 410                         RK3399_CLKGATE_CON(13), 12, GFLAGS),
 411         MUX(0, "clk_usbphy_480m", mux_usbphy_480m_p, 0,
 412                         RK3399_CLKSEL_CON(14), 6, 1, MFLAGS),
 413 
 414         MUX(0, "upll", mux_pll_src_24m_usbphy480m_p, 0,
 415                         RK3399_CLKSEL_CON(14), 15, 1, MFLAGS),
 416 
 417         COMPOSITE_NODIV(SCLK_HSICPHY, "clk_hsicphy", mux_pll_src_cpll_gpll_npll_usbphy480m_p, 0,
 418                         RK3399_CLKSEL_CON(19), 0, 2, MFLAGS,
 419                         RK3399_CLKGATE_CON(6), 4, GFLAGS),
 420 
 421         COMPOSITE(ACLK_USB3, "aclk_usb3", mux_pll_src_cpll_gpll_npll_p, 0,
 422                         RK3399_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS,
 423                         RK3399_CLKGATE_CON(12), 0, GFLAGS),
 424         GATE(ACLK_USB3_NOC, "aclk_usb3_noc", "aclk_usb3", CLK_IGNORE_UNUSED,
 425                         RK3399_CLKGATE_CON(30), 0, GFLAGS),
 426         GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_usb3", 0,
 427                         RK3399_CLKGATE_CON(30), 1, GFLAGS),
 428         GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_usb3", 0,
 429                         RK3399_CLKGATE_CON(30), 2, GFLAGS),
 430         GATE(ACLK_USB3_RKSOC_AXI_PERF, "aclk_usb3_rksoc_axi_perf", "aclk_usb3", 0,
 431                         RK3399_CLKGATE_CON(30), 3, GFLAGS),
 432         GATE(ACLK_USB3_GRF, "aclk_usb3_grf", "aclk_usb3", 0,
 433                         RK3399_CLKGATE_CON(30), 4, GFLAGS),
 434 
 435         GATE(SCLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
 436                         RK3399_CLKGATE_CON(12), 1, GFLAGS),
 437         GATE(SCLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
 438                         RK3399_CLKGATE_CON(12), 2, GFLAGS),
 439 
 440         COMPOSITE(SCLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", mux_pll_p, 0,
 441                         RK3399_CLKSEL_CON(40), 15, 1, MFLAGS, 0, 10, DFLAGS,
 442                         RK3399_CLKGATE_CON(12), 3, GFLAGS),
 443 
 444         COMPOSITE(SCLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", mux_pll_p, 0,
 445                         RK3399_CLKSEL_CON(41), 15, 1, MFLAGS, 0, 10, DFLAGS,
 446                         RK3399_CLKGATE_CON(12), 4, GFLAGS),
 447 
 448         COMPOSITE(SCLK_UPHY0_TCPDPHY_REF, "clk_uphy0_tcpdphy_ref", mux_pll_p, 0,
 449                         RK3399_CLKSEL_CON(64), 15, 1, MFLAGS, 8, 5, DFLAGS,
 450                         RK3399_CLKGATE_CON(13), 4, GFLAGS),
 451 
 452         COMPOSITE(SCLK_UPHY0_TCPDCORE, "clk_uphy0_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
 453                         RK3399_CLKSEL_CON(64), 6, 2, MFLAGS, 0, 5, DFLAGS,
 454                         RK3399_CLKGATE_CON(13), 5, GFLAGS),
 455 
 456         COMPOSITE(SCLK_UPHY1_TCPDPHY_REF, "clk_uphy1_tcpdphy_ref", mux_pll_p, 0,
 457                         RK3399_CLKSEL_CON(65), 15, 1, MFLAGS, 8, 5, DFLAGS,
 458                         RK3399_CLKGATE_CON(13), 6, GFLAGS),
 459 
 460         COMPOSITE(SCLK_UPHY1_TCPDCORE, "clk_uphy1_tcpdcore", mux_pll_src_24m_32k_cpll_gpll_p, 0,
 461                         RK3399_CLKSEL_CON(65), 6, 2, MFLAGS, 0, 5, DFLAGS,
 462                         RK3399_CLKGATE_CON(13), 7, GFLAGS),
 463 
 464         /* little core */
 465         GATE(0, "clk_core_l_lpll_src", "lpll", CLK_IGNORE_UNUSED,
 466                         RK3399_CLKGATE_CON(0), 0, GFLAGS),
 467         GATE(0, "clk_core_l_bpll_src", "bpll", CLK_IGNORE_UNUSED,
 468                         RK3399_CLKGATE_CON(0), 1, GFLAGS),
 469         GATE(0, "clk_core_l_dpll_src", "dpll", CLK_IGNORE_UNUSED,
 470                         RK3399_CLKGATE_CON(0), 2, GFLAGS),
 471         GATE(0, "clk_core_l_gpll_src", "gpll", CLK_IGNORE_UNUSED,
 472                         RK3399_CLKGATE_CON(0), 3, GFLAGS),
 473 
 474         COMPOSITE_NOMUX(0, "aclkm_core_l", "armclkl", CLK_IGNORE_UNUSED,
 475                         RK3399_CLKSEL_CON(0), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
 476                         RK3399_CLKGATE_CON(0), 4, GFLAGS),
 477         COMPOSITE_NOMUX(0, "atclk_core_l", "armclkl", CLK_IGNORE_UNUSED,
 478                         RK3399_CLKSEL_CON(1), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
 479                         RK3399_CLKGATE_CON(0), 5, GFLAGS),
 480         COMPOSITE_NOMUX(0, "pclk_dbg_core_l", "armclkl", CLK_IGNORE_UNUSED,
 481                         RK3399_CLKSEL_CON(1), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
 482                         RK3399_CLKGATE_CON(0), 6, GFLAGS),
 483 
 484         GATE(ACLK_CORE_ADB400_CORE_L_2_CCI500, "aclk_core_adb400_core_l_2_cci500", "aclkm_core_l", CLK_IGNORE_UNUSED,
 485                         RK3399_CLKGATE_CON(14), 12, GFLAGS),
 486         GATE(ACLK_PERF_CORE_L, "aclk_perf_core_l", "aclkm_core_l", CLK_IGNORE_UNUSED,
 487                         RK3399_CLKGATE_CON(14), 13, GFLAGS),
 488 
 489         GATE(0, "clk_dbg_pd_core_l", "armclkl", CLK_IGNORE_UNUSED,
 490                         RK3399_CLKGATE_CON(14), 9, GFLAGS),
 491         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_core_adb400_gic_2_core_l", "armclkl", CLK_IGNORE_UNUSED,
 492                         RK3399_CLKGATE_CON(14), 10, GFLAGS),
 493         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_core_adb400_core_l_2_gic", "armclkl", CLK_IGNORE_UNUSED,
 494                         RK3399_CLKGATE_CON(14), 11, GFLAGS),
 495         GATE(SCLK_PVTM_CORE_L, "clk_pvtm_core_l", "xin24m", 0,
 496                         RK3399_CLKGATE_CON(0), 7, GFLAGS),
 497 
 498         /* big core */
 499         GATE(0, "clk_core_b_lpll_src", "lpll", CLK_IGNORE_UNUSED,
 500                         RK3399_CLKGATE_CON(1), 0, GFLAGS),
 501         GATE(0, "clk_core_b_bpll_src", "bpll", CLK_IGNORE_UNUSED,
 502                         RK3399_CLKGATE_CON(1), 1, GFLAGS),
 503         GATE(0, "clk_core_b_dpll_src", "dpll", CLK_IGNORE_UNUSED,
 504                         RK3399_CLKGATE_CON(1), 2, GFLAGS),
 505         GATE(0, "clk_core_b_gpll_src", "gpll", CLK_IGNORE_UNUSED,
 506                         RK3399_CLKGATE_CON(1), 3, GFLAGS),
 507 
 508         COMPOSITE_NOMUX(0, "aclkm_core_b", "armclkb", CLK_IGNORE_UNUSED,
 509                         RK3399_CLKSEL_CON(2), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
 510                         RK3399_CLKGATE_CON(1), 4, GFLAGS),
 511         COMPOSITE_NOMUX(0, "atclk_core_b", "armclkb", CLK_IGNORE_UNUSED,
 512                         RK3399_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
 513                         RK3399_CLKGATE_CON(1), 5, GFLAGS),
 514         COMPOSITE_NOMUX(0, "pclk_dbg_core_b", "armclkb", CLK_IGNORE_UNUSED,
 515                         RK3399_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
 516                         RK3399_CLKGATE_CON(1), 6, GFLAGS),
 517 
 518         GATE(ACLK_CORE_ADB400_CORE_B_2_CCI500, "aclk_core_adb400_core_b_2_cci500", "aclkm_core_b", CLK_IGNORE_UNUSED,
 519                         RK3399_CLKGATE_CON(14), 5, GFLAGS),
 520         GATE(ACLK_PERF_CORE_B, "aclk_perf_core_b", "aclkm_core_b", CLK_IGNORE_UNUSED,
 521                         RK3399_CLKGATE_CON(14), 6, GFLAGS),
 522 
 523         GATE(0, "clk_dbg_pd_core_b", "armclkb", CLK_IGNORE_UNUSED,
 524                         RK3399_CLKGATE_CON(14), 1, GFLAGS),
 525         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_core_adb400_gic_2_core_b", "armclkb", CLK_IGNORE_UNUSED,
 526                         RK3399_CLKGATE_CON(14), 3, GFLAGS),
 527         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_core_adb400_core_b_2_gic", "armclkb", CLK_IGNORE_UNUSED,
 528                         RK3399_CLKGATE_CON(14), 4, GFLAGS),
 529 
 530         DIV(0, "pclken_dbg_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
 531                         RK3399_CLKSEL_CON(3), 13, 2, DFLAGS | CLK_DIVIDER_READ_ONLY),
 532 
 533         GATE(0, "pclk_dbg_cxcs_pd_core_b", "pclk_dbg_core_b", CLK_IGNORE_UNUSED,
 534                         RK3399_CLKGATE_CON(14), 2, GFLAGS),
 535 
 536         GATE(SCLK_PVTM_CORE_B, "clk_pvtm_core_b", "xin24m", 0,
 537                         RK3399_CLKGATE_CON(1), 7, GFLAGS),
 538 
 539         /* gmac */
 540         GATE(0, "cpll_aclk_gmac_src", "cpll", CLK_IGNORE_UNUSED,
 541                         RK3399_CLKGATE_CON(6), 9, GFLAGS),
 542         GATE(0, "gpll_aclk_gmac_src", "gpll", CLK_IGNORE_UNUSED,
 543                         RK3399_CLKGATE_CON(6), 8, GFLAGS),
 544         COMPOSITE(0, "aclk_gmac_pre", mux_aclk_gmac_p, 0,
 545                         RK3399_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 5, DFLAGS,
 546                         RK3399_CLKGATE_CON(6), 10, GFLAGS),
 547 
 548         GATE(ACLK_GMAC, "aclk_gmac", "aclk_gmac_pre", 0,
 549                         RK3399_CLKGATE_CON(32), 0, GFLAGS),
 550         GATE(ACLK_GMAC_NOC, "aclk_gmac_noc", "aclk_gmac_pre", CLK_IGNORE_UNUSED,
 551                         RK3399_CLKGATE_CON(32), 1, GFLAGS),
 552         GATE(ACLK_PERF_GMAC, "aclk_perf_gmac", "aclk_gmac_pre", 0,
 553                         RK3399_CLKGATE_CON(32), 4, GFLAGS),
 554 
 555         COMPOSITE_NOMUX(0, "pclk_gmac_pre", "aclk_gmac_pre", 0,
 556                         RK3399_CLKSEL_CON(19), 8, 3, DFLAGS,
 557                         RK3399_CLKGATE_CON(6), 11, GFLAGS),
 558         GATE(PCLK_GMAC, "pclk_gmac", "pclk_gmac_pre", 0,
 559                         RK3399_CLKGATE_CON(32), 2, GFLAGS),
 560         GATE(PCLK_GMAC_NOC, "pclk_gmac_noc", "pclk_gmac_pre", CLK_IGNORE_UNUSED,
 561                         RK3399_CLKGATE_CON(32), 3, GFLAGS),
 562 
 563         COMPOSITE(SCLK_MAC, "clk_gmac", mux_pll_src_cpll_gpll_npll_p, 0,
 564                         RK3399_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS,
 565                         RK3399_CLKGATE_CON(5), 5, GFLAGS),
 566 
 567         MUX(SCLK_RMII_SRC, "clk_rmii_src", mux_rmii_p, CLK_SET_RATE_PARENT,
 568                         RK3399_CLKSEL_CON(19), 4, 1, MFLAGS),
 569         GATE(SCLK_MACREF_OUT, "clk_mac_refout", "clk_rmii_src", 0,
 570                         RK3399_CLKGATE_CON(5), 6, GFLAGS),
 571         GATE(SCLK_MACREF, "clk_mac_ref", "clk_rmii_src", 0,
 572                         RK3399_CLKGATE_CON(5), 7, GFLAGS),
 573         GATE(SCLK_MAC_RX, "clk_rmii_rx", "clk_rmii_src", 0,
 574                         RK3399_CLKGATE_CON(5), 8, GFLAGS),
 575         GATE(SCLK_MAC_TX, "clk_rmii_tx", "clk_rmii_src", 0,
 576                         RK3399_CLKGATE_CON(5), 9, GFLAGS),
 577 
 578         /* spdif */
 579         COMPOSITE(0, "clk_spdif_div", mux_pll_src_cpll_gpll_p, 0,
 580                         RK3399_CLKSEL_CON(32), 7, 1, MFLAGS, 0, 7, DFLAGS,
 581                         RK3399_CLKGATE_CON(8), 13, GFLAGS),
 582         COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", 0,
 583                         RK3399_CLKSEL_CON(99), 0,
 584                         RK3399_CLKGATE_CON(8), 14, GFLAGS,
 585                         &rk3399_spdif_fracmux),
 586         GATE(SCLK_SPDIF_8CH, "clk_spdif", "clk_spdif_mux", CLK_SET_RATE_PARENT,
 587                         RK3399_CLKGATE_CON(8), 15, GFLAGS),
 588 
 589         COMPOSITE(SCLK_SPDIF_REC_DPTX, "clk_spdif_rec_dptx", mux_pll_src_cpll_gpll_p, 0,
 590                         RK3399_CLKSEL_CON(32), 15, 1, MFLAGS, 8, 5, DFLAGS,
 591                         RK3399_CLKGATE_CON(10), 6, GFLAGS),
 592         /* i2s */
 593         COMPOSITE(0, "clk_i2s0_div", mux_pll_src_cpll_gpll_p, 0,
 594                         RK3399_CLKSEL_CON(28), 7, 1, MFLAGS, 0, 7, DFLAGS,
 595                         RK3399_CLKGATE_CON(8), 3, GFLAGS),
 596         COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", 0,
 597                         RK3399_CLKSEL_CON(96), 0,
 598                         RK3399_CLKGATE_CON(8), 4, GFLAGS,
 599                         &rk3399_i2s0_fracmux),
 600         GATE(SCLK_I2S0_8CH, "clk_i2s0", "clk_i2s0_mux", CLK_SET_RATE_PARENT,
 601                         RK3399_CLKGATE_CON(8), 5, GFLAGS),
 602 
 603         COMPOSITE(0, "clk_i2s1_div", mux_pll_src_cpll_gpll_p, 0,
 604                         RK3399_CLKSEL_CON(29), 7, 1, MFLAGS, 0, 7, DFLAGS,
 605                         RK3399_CLKGATE_CON(8), 6, GFLAGS),
 606         COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", 0,
 607                         RK3399_CLKSEL_CON(97), 0,
 608                         RK3399_CLKGATE_CON(8), 7, GFLAGS,
 609                         &rk3399_i2s1_fracmux),
 610         GATE(SCLK_I2S1_8CH, "clk_i2s1", "clk_i2s1_mux", CLK_SET_RATE_PARENT,
 611                         RK3399_CLKGATE_CON(8), 8, GFLAGS),
 612 
 613         COMPOSITE(0, "clk_i2s2_div", mux_pll_src_cpll_gpll_p, 0,
 614                         RK3399_CLKSEL_CON(30), 7, 1, MFLAGS, 0, 7, DFLAGS,
 615                         RK3399_CLKGATE_CON(8), 9, GFLAGS),
 616         COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", 0,
 617                         RK3399_CLKSEL_CON(98), 0,
 618                         RK3399_CLKGATE_CON(8), 10, GFLAGS,
 619                         &rk3399_i2s2_fracmux),
 620         GATE(SCLK_I2S2_8CH, "clk_i2s2", "clk_i2s2_mux", CLK_SET_RATE_PARENT,
 621                         RK3399_CLKGATE_CON(8), 11, GFLAGS),
 622 
 623         MUX(0, "clk_i2sout_src", mux_i2sch_p, CLK_SET_RATE_PARENT,
 624                         RK3399_CLKSEL_CON(31), 0, 2, MFLAGS),
 625         COMPOSITE_NODIV(SCLK_I2S_8CH_OUT, "clk_i2sout", mux_i2sout_p, CLK_SET_RATE_PARENT,
 626                         RK3399_CLKSEL_CON(31), 2, 1, MFLAGS,
 627                         RK3399_CLKGATE_CON(8), 12, GFLAGS),
 628 
 629         /* uart */
 630         MUX(0, "clk_uart0_src", mux_pll_src_cpll_gpll_upll_p, 0,
 631                         RK3399_CLKSEL_CON(33), 12, 2, MFLAGS),
 632         COMPOSITE_NOMUX(0, "clk_uart0_div", "clk_uart0_src", 0,
 633                         RK3399_CLKSEL_CON(33), 0, 7, DFLAGS,
 634                         RK3399_CLKGATE_CON(9), 0, GFLAGS),
 635         COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", 0,
 636                         RK3399_CLKSEL_CON(100), 0,
 637                         RK3399_CLKGATE_CON(9), 1, GFLAGS,
 638                         &rk3399_uart0_fracmux),
 639 
 640         MUX(0, "clk_uart_src", mux_pll_src_cpll_gpll_p, 0,
 641                         RK3399_CLKSEL_CON(33), 15, 1, MFLAGS),
 642         COMPOSITE_NOMUX(0, "clk_uart1_div", "clk_uart_src", 0,
 643                         RK3399_CLKSEL_CON(34), 0, 7, DFLAGS,
 644                         RK3399_CLKGATE_CON(9), 2, GFLAGS),
 645         COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", 0,
 646                         RK3399_CLKSEL_CON(101), 0,
 647                         RK3399_CLKGATE_CON(9), 3, GFLAGS,
 648                         &rk3399_uart1_fracmux),
 649 
 650         COMPOSITE_NOMUX(0, "clk_uart2_div", "clk_uart_src", 0,
 651                         RK3399_CLKSEL_CON(35), 0, 7, DFLAGS,
 652                         RK3399_CLKGATE_CON(9), 4, GFLAGS),
 653         COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", 0,
 654                         RK3399_CLKSEL_CON(102), 0,
 655                         RK3399_CLKGATE_CON(9), 5, GFLAGS,
 656                         &rk3399_uart2_fracmux),
 657 
 658         COMPOSITE_NOMUX(0, "clk_uart3_div", "clk_uart_src", 0,
 659                         RK3399_CLKSEL_CON(36), 0, 7, DFLAGS,
 660                         RK3399_CLKGATE_CON(9), 6, GFLAGS),
 661         COMPOSITE_FRACMUX(0, "clk_uart3_frac", "clk_uart3_div", 0,
 662                         RK3399_CLKSEL_CON(103), 0,
 663                         RK3399_CLKGATE_CON(9), 7, GFLAGS,
 664                         &rk3399_uart3_fracmux),
 665 
 666         COMPOSITE(PCLK_DDR, "pclk_ddr", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
 667                         RK3399_CLKSEL_CON(6), 15, 1, MFLAGS, 8, 5, DFLAGS,
 668                         RK3399_CLKGATE_CON(3), 4, GFLAGS),
 669 
 670         GATE(PCLK_CENTER_MAIN_NOC, "pclk_center_main_noc", "pclk_ddr", CLK_IGNORE_UNUSED,
 671                         RK3399_CLKGATE_CON(18), 10, GFLAGS),
 672         GATE(PCLK_DDR_MON, "pclk_ddr_mon", "pclk_ddr", 0,
 673                         RK3399_CLKGATE_CON(18), 12, GFLAGS),
 674         GATE(PCLK_CIC, "pclk_cic", "pclk_ddr", CLK_IGNORE_UNUSED,
 675                         RK3399_CLKGATE_CON(18), 15, GFLAGS),
 676         GATE(PCLK_DDR_SGRF, "pclk_ddr_sgrf", "pclk_ddr", CLK_IGNORE_UNUSED,
 677                         RK3399_CLKGATE_CON(19), 2, GFLAGS),
 678 
 679         GATE(SCLK_PVTM_DDR, "clk_pvtm_ddr", "xin24m", 0,
 680                         RK3399_CLKGATE_CON(4), 11, GFLAGS),
 681         GATE(SCLK_DFIMON0_TIMER, "clk_dfimon0_timer", "xin24m", 0,
 682                         RK3399_CLKGATE_CON(3), 5, GFLAGS),
 683         GATE(SCLK_DFIMON1_TIMER, "clk_dfimon1_timer", "xin24m", 0,
 684                         RK3399_CLKGATE_CON(3), 6, GFLAGS),
 685 
 686         /* cci */
 687         GATE(0, "cpll_aclk_cci_src", "cpll", CLK_IGNORE_UNUSED,
 688                         RK3399_CLKGATE_CON(2), 0, GFLAGS),
 689         GATE(0, "gpll_aclk_cci_src", "gpll", CLK_IGNORE_UNUSED,
 690                         RK3399_CLKGATE_CON(2), 1, GFLAGS),
 691         GATE(0, "npll_aclk_cci_src", "npll", CLK_IGNORE_UNUSED,
 692                         RK3399_CLKGATE_CON(2), 2, GFLAGS),
 693         GATE(0, "vpll_aclk_cci_src", "vpll", CLK_IGNORE_UNUSED,
 694                         RK3399_CLKGATE_CON(2), 3, GFLAGS),
 695 
 696         COMPOSITE(0, "aclk_cci_pre", mux_aclk_cci_p, CLK_IGNORE_UNUSED,
 697                         RK3399_CLKSEL_CON(5), 6, 2, MFLAGS, 0, 5, DFLAGS,
 698                         RK3399_CLKGATE_CON(2), 4, GFLAGS),
 699 
 700         GATE(ACLK_ADB400M_PD_CORE_L, "aclk_adb400m_pd_core_l", "aclk_cci_pre", CLK_IGNORE_UNUSED,
 701                         RK3399_CLKGATE_CON(15), 0, GFLAGS),
 702         GATE(ACLK_ADB400M_PD_CORE_B, "aclk_adb400m_pd_core_b", "aclk_cci_pre", CLK_IGNORE_UNUSED,
 703                         RK3399_CLKGATE_CON(15), 1, GFLAGS),
 704         GATE(ACLK_CCI, "aclk_cci", "aclk_cci_pre", CLK_IGNORE_UNUSED,
 705                         RK3399_CLKGATE_CON(15), 2, GFLAGS),
 706         GATE(ACLK_CCI_NOC0, "aclk_cci_noc0", "aclk_cci_pre", CLK_IGNORE_UNUSED,
 707                         RK3399_CLKGATE_CON(15), 3, GFLAGS),
 708         GATE(ACLK_CCI_NOC1, "aclk_cci_noc1", "aclk_cci_pre", CLK_IGNORE_UNUSED,
 709                         RK3399_CLKGATE_CON(15), 4, GFLAGS),
 710         GATE(ACLK_CCI_GRF, "aclk_cci_grf", "aclk_cci_pre", CLK_IGNORE_UNUSED,
 711                         RK3399_CLKGATE_CON(15), 7, GFLAGS),
 712 
 713         GATE(0, "cpll_cci_trace", "cpll", CLK_IGNORE_UNUSED,
 714                         RK3399_CLKGATE_CON(2), 5, GFLAGS),
 715         GATE(0, "gpll_cci_trace", "gpll", CLK_IGNORE_UNUSED,
 716                         RK3399_CLKGATE_CON(2), 6, GFLAGS),
 717         COMPOSITE(SCLK_CCI_TRACE, "clk_cci_trace", mux_cci_trace_p, CLK_IGNORE_UNUSED,
 718                         RK3399_CLKSEL_CON(5), 15, 2, MFLAGS, 8, 5, DFLAGS,
 719                         RK3399_CLKGATE_CON(2), 7, GFLAGS),
 720 
 721         GATE(0, "cpll_cs", "cpll", CLK_IGNORE_UNUSED,
 722                         RK3399_CLKGATE_CON(2), 8, GFLAGS),
 723         GATE(0, "gpll_cs", "gpll", CLK_IGNORE_UNUSED,
 724                         RK3399_CLKGATE_CON(2), 9, GFLAGS),
 725         GATE(0, "npll_cs", "npll", CLK_IGNORE_UNUSED,
 726                         RK3399_CLKGATE_CON(2), 10, GFLAGS),
 727         COMPOSITE_NOGATE(0, "clk_cs", mux_cs_p, CLK_IGNORE_UNUSED,
 728                         RK3399_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 5, DFLAGS),
 729         GATE(0, "clk_dbg_cxcs", "clk_cs", CLK_IGNORE_UNUSED,
 730                         RK3399_CLKGATE_CON(15), 5, GFLAGS),
 731         GATE(0, "clk_dbg_noc", "clk_cs", CLK_IGNORE_UNUSED,
 732                         RK3399_CLKGATE_CON(15), 6, GFLAGS),
 733 
 734         /* vcodec */
 735         COMPOSITE(0, "aclk_vcodec_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
 736                         RK3399_CLKSEL_CON(7), 6, 2, MFLAGS, 0, 5, DFLAGS,
 737                         RK3399_CLKGATE_CON(4), 0, GFLAGS),
 738         COMPOSITE_NOMUX(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0,
 739                         RK3399_CLKSEL_CON(7), 8, 5, DFLAGS,
 740                         RK3399_CLKGATE_CON(4), 1, GFLAGS),
 741         GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
 742                         RK3399_CLKGATE_CON(17), 2, GFLAGS),
 743         GATE(0, "hclk_vcodec_noc", "hclk_vcodec_pre", CLK_IGNORE_UNUSED,
 744                         RK3399_CLKGATE_CON(17), 3, GFLAGS),
 745 
 746         GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
 747                         RK3399_CLKGATE_CON(17), 0, GFLAGS),
 748         GATE(0, "aclk_vcodec_noc", "aclk_vcodec_pre", CLK_IGNORE_UNUSED,
 749                         RK3399_CLKGATE_CON(17), 1, GFLAGS),
 750 
 751         /* vdu */
 752         COMPOSITE(SCLK_VDU_CORE, "clk_vdu_core", mux_pll_src_cpll_gpll_npll_p, 0,
 753                         RK3399_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
 754                         RK3399_CLKGATE_CON(4), 4, GFLAGS),
 755         COMPOSITE(SCLK_VDU_CA, "clk_vdu_ca", mux_pll_src_cpll_gpll_npll_p, 0,
 756                         RK3399_CLKSEL_CON(9), 14, 2, MFLAGS, 8, 5, DFLAGS,
 757                         RK3399_CLKGATE_CON(4), 5, GFLAGS),
 758 
 759         COMPOSITE(0, "aclk_vdu_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
 760                         RK3399_CLKSEL_CON(8), 6, 2, MFLAGS, 0, 5, DFLAGS,
 761                         RK3399_CLKGATE_CON(4), 2, GFLAGS),
 762         COMPOSITE_NOMUX(0, "hclk_vdu_pre", "aclk_vdu_pre", 0,
 763                         RK3399_CLKSEL_CON(8), 8, 5, DFLAGS,
 764                         RK3399_CLKGATE_CON(4), 3, GFLAGS),
 765         GATE(HCLK_VDU, "hclk_vdu", "hclk_vdu_pre", 0,
 766                         RK3399_CLKGATE_CON(17), 10, GFLAGS),
 767         GATE(HCLK_VDU_NOC, "hclk_vdu_noc", "hclk_vdu_pre", CLK_IGNORE_UNUSED,
 768                         RK3399_CLKGATE_CON(17), 11, GFLAGS),
 769 
 770         GATE(ACLK_VDU, "aclk_vdu", "aclk_vdu_pre", 0,
 771                         RK3399_CLKGATE_CON(17), 8, GFLAGS),
 772         GATE(ACLK_VDU_NOC, "aclk_vdu_noc", "aclk_vdu_pre", CLK_IGNORE_UNUSED,
 773                         RK3399_CLKGATE_CON(17), 9, GFLAGS),
 774 
 775         /* iep */
 776         COMPOSITE(0, "aclk_iep_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
 777                         RK3399_CLKSEL_CON(10), 6, 2, MFLAGS, 0, 5, DFLAGS,
 778                         RK3399_CLKGATE_CON(4), 6, GFLAGS),
 779         COMPOSITE_NOMUX(0, "hclk_iep_pre", "aclk_iep_pre", 0,
 780                         RK3399_CLKSEL_CON(10), 8, 5, DFLAGS,
 781                         RK3399_CLKGATE_CON(4), 7, GFLAGS),
 782         GATE(HCLK_IEP, "hclk_iep", "hclk_iep_pre", 0,
 783                         RK3399_CLKGATE_CON(16), 2, GFLAGS),
 784         GATE(HCLK_IEP_NOC, "hclk_iep_noc", "hclk_iep_pre", CLK_IGNORE_UNUSED,
 785                         RK3399_CLKGATE_CON(16), 3, GFLAGS),
 786 
 787         GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0,
 788                         RK3399_CLKGATE_CON(16), 0, GFLAGS),
 789         GATE(ACLK_IEP_NOC, "aclk_iep_noc", "aclk_iep_pre", CLK_IGNORE_UNUSED,
 790                         RK3399_CLKGATE_CON(16), 1, GFLAGS),
 791 
 792         /* rga */
 793         COMPOSITE(SCLK_RGA_CORE, "clk_rga_core", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
 794                         RK3399_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 5, DFLAGS,
 795                         RK3399_CLKGATE_CON(4), 10, GFLAGS),
 796 
 797         COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_npll_ppll_p, 0,
 798                         RK3399_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 5, DFLAGS,
 799                         RK3399_CLKGATE_CON(4), 8, GFLAGS),
 800         COMPOSITE_NOMUX(0, "hclk_rga_pre", "aclk_rga_pre", 0,
 801                         RK3399_CLKSEL_CON(11), 8, 5, DFLAGS,
 802                         RK3399_CLKGATE_CON(4), 9, GFLAGS),
 803         GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
 804                         RK3399_CLKGATE_CON(16), 10, GFLAGS),
 805         GATE(HCLK_RGA_NOC, "hclk_rga_noc", "hclk_rga_pre", CLK_IGNORE_UNUSED,
 806                         RK3399_CLKGATE_CON(16), 11, GFLAGS),
 807 
 808         GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
 809                         RK3399_CLKGATE_CON(16), 8, GFLAGS),
 810         GATE(ACLK_RGA_NOC, "aclk_rga_noc", "aclk_rga_pre", CLK_IGNORE_UNUSED,
 811                         RK3399_CLKGATE_CON(16), 9, GFLAGS),
 812 
 813         /* center */
 814         COMPOSITE(0, "aclk_center", mux_pll_src_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
 815                         RK3399_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 5, DFLAGS,
 816                         RK3399_CLKGATE_CON(3), 7, GFLAGS),
 817         GATE(ACLK_CENTER_MAIN_NOC, "aclk_center_main_noc", "aclk_center", CLK_IGNORE_UNUSED,
 818                         RK3399_CLKGATE_CON(19), 0, GFLAGS),
 819         GATE(ACLK_CENTER_PERI_NOC, "aclk_center_peri_noc", "aclk_center", CLK_IGNORE_UNUSED,
 820                         RK3399_CLKGATE_CON(19), 1, GFLAGS),
 821 
 822         /* gpu */
 823         COMPOSITE(0, "aclk_gpu_pre", mux_pll_src_ppll_cpll_gpll_npll_p, CLK_IGNORE_UNUSED,
 824                         RK3399_CLKSEL_CON(13), 5, 3, MFLAGS, 0, 5, DFLAGS,
 825                         RK3399_CLKGATE_CON(13), 0, GFLAGS),
 826         GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0,
 827                         RK3399_CLKGATE_CON(30), 8, GFLAGS),
 828         GATE(ACLK_PERF_GPU, "aclk_perf_gpu", "aclk_gpu_pre", 0,
 829                         RK3399_CLKGATE_CON(30), 10, GFLAGS),
 830         GATE(ACLK_GPU_GRF, "aclk_gpu_grf", "aclk_gpu_pre", 0,
 831                         RK3399_CLKGATE_CON(30), 11, GFLAGS),
 832         GATE(SCLK_PVTM_GPU, "aclk_pvtm_gpu", "xin24m", 0,
 833                         RK3399_CLKGATE_CON(13), 1, GFLAGS),
 834 
 835         /* perihp */
 836         GATE(0, "cpll_aclk_perihp_src", "cpll", CLK_IGNORE_UNUSED,
 837                         RK3399_CLKGATE_CON(5), 1, GFLAGS),
 838         GATE(0, "gpll_aclk_perihp_src", "gpll", CLK_IGNORE_UNUSED,
 839                         RK3399_CLKGATE_CON(5), 0, GFLAGS),
 840         COMPOSITE(ACLK_PERIHP, "aclk_perihp", mux_aclk_perihp_p, CLK_IGNORE_UNUSED,
 841                         RK3399_CLKSEL_CON(14), 7, 1, MFLAGS, 0, 5, DFLAGS,
 842                         RK3399_CLKGATE_CON(5), 2, GFLAGS),
 843         COMPOSITE_NOMUX(HCLK_PERIHP, "hclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
 844                         RK3399_CLKSEL_CON(14), 8, 2, DFLAGS,
 845                         RK3399_CLKGATE_CON(5), 3, GFLAGS),
 846         COMPOSITE_NOMUX(PCLK_PERIHP, "pclk_perihp", "aclk_perihp", CLK_IGNORE_UNUSED,
 847                         RK3399_CLKSEL_CON(14), 12, 2, DFLAGS,
 848                         RK3399_CLKGATE_CON(5), 4, GFLAGS),
 849 
 850         GATE(ACLK_PERF_PCIE, "aclk_perf_pcie", "aclk_perihp", 0,
 851                         RK3399_CLKGATE_CON(20), 2, GFLAGS),
 852         GATE(ACLK_PCIE, "aclk_pcie", "aclk_perihp", 0,
 853                         RK3399_CLKGATE_CON(20), 10, GFLAGS),
 854         GATE(0, "aclk_perihp_noc", "aclk_perihp", CLK_IGNORE_UNUSED,
 855                         RK3399_CLKGATE_CON(20), 12, GFLAGS),
 856 
 857         GATE(HCLK_HOST0, "hclk_host0", "hclk_perihp", 0,
 858                         RK3399_CLKGATE_CON(20), 5, GFLAGS),
 859         GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_perihp", 0,
 860                         RK3399_CLKGATE_CON(20), 6, GFLAGS),
 861         GATE(HCLK_HOST1, "hclk_host1", "hclk_perihp", 0,
 862                         RK3399_CLKGATE_CON(20), 7, GFLAGS),
 863         GATE(HCLK_HOST1_ARB, "hclk_host1_arb", "hclk_perihp", 0,
 864                         RK3399_CLKGATE_CON(20), 8, GFLAGS),
 865         GATE(HCLK_HSIC, "hclk_hsic", "hclk_perihp", 0,
 866                         RK3399_CLKGATE_CON(20), 9, GFLAGS),
 867         GATE(0, "hclk_perihp_noc", "hclk_perihp", CLK_IGNORE_UNUSED,
 868                         RK3399_CLKGATE_CON(20), 13, GFLAGS),
 869         GATE(0, "hclk_ahb1tom", "hclk_perihp", CLK_IGNORE_UNUSED,
 870                         RK3399_CLKGATE_CON(20), 15, GFLAGS),
 871 
 872         GATE(PCLK_PERIHP_GRF, "pclk_perihp_grf", "pclk_perihp", CLK_IGNORE_UNUSED,
 873                         RK3399_CLKGATE_CON(20), 4, GFLAGS),
 874         GATE(PCLK_PCIE, "pclk_pcie", "pclk_perihp", 0,
 875                         RK3399_CLKGATE_CON(20), 11, GFLAGS),
 876         GATE(0, "pclk_perihp_noc", "pclk_perihp", CLK_IGNORE_UNUSED,
 877                         RK3399_CLKGATE_CON(20), 14, GFLAGS),
 878         GATE(PCLK_HSICPHY, "pclk_hsicphy", "pclk_perihp", 0,
 879                         RK3399_CLKGATE_CON(31), 8, GFLAGS),
 880 
 881         /* sdio & sdmmc */
 882         COMPOSITE(HCLK_SD, "hclk_sd", mux_pll_src_cpll_gpll_p, 0,
 883                         RK3399_CLKSEL_CON(13), 15, 1, MFLAGS, 8, 5, DFLAGS,
 884                         RK3399_CLKGATE_CON(12), 13, GFLAGS),
 885         GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_sd", 0,
 886                         RK3399_CLKGATE_CON(33), 8, GFLAGS),
 887         GATE(0, "hclk_sdmmc_noc", "hclk_sd", CLK_IGNORE_UNUSED,
 888                         RK3399_CLKGATE_CON(33), 9, GFLAGS),
 889 
 890         COMPOSITE(SCLK_SDIO, "clk_sdio", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
 891                         RK3399_CLKSEL_CON(15), 8, 3, MFLAGS, 0, 7, DFLAGS,
 892                         RK3399_CLKGATE_CON(6), 0, GFLAGS),
 893 
 894         COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_pll_src_cpll_gpll_npll_ppll_upll_24m_p, 0,
 895                         RK3399_CLKSEL_CON(16), 8, 3, MFLAGS, 0, 7, DFLAGS,
 896                         RK3399_CLKGATE_CON(6), 1, GFLAGS),
 897 
 898         MMC(SCLK_SDMMC_DRV,     "sdmmc_drv",    "clk_sdmmc", RK3399_SDMMC_CON0, 1),
 899         MMC(SCLK_SDMMC_SAMPLE,  "sdmmc_sample", "clk_sdmmc", RK3399_SDMMC_CON1, 1),
 900 
 901         MMC(SCLK_SDIO_DRV,      "sdio_drv",    "clk_sdio",  RK3399_SDIO_CON0,  1),
 902         MMC(SCLK_SDIO_SAMPLE,   "sdio_sample", "clk_sdio",  RK3399_SDIO_CON1,  1),
 903 
 904         /* pcie */
 905         COMPOSITE(SCLK_PCIE_PM, "clk_pcie_pm", mux_pll_src_cpll_gpll_npll_24m_p, 0,
 906                         RK3399_CLKSEL_CON(17), 8, 3, MFLAGS, 0, 7, DFLAGS,
 907                         RK3399_CLKGATE_CON(6), 2, GFLAGS),
 908 
 909         COMPOSITE_NOMUX(SCLK_PCIEPHY_REF100M, "clk_pciephy_ref100m", "npll", 0,
 910                         RK3399_CLKSEL_CON(18), 11, 5, DFLAGS,
 911                         RK3399_CLKGATE_CON(12), 6, GFLAGS),
 912         MUX(SCLK_PCIEPHY_REF, "clk_pciephy_ref", mux_pll_src_24m_pciephy_p, CLK_SET_RATE_PARENT,
 913                         RK3399_CLKSEL_CON(18), 10, 1, MFLAGS),
 914 
 915         COMPOSITE(0, "clk_pcie_core_cru", mux_pll_src_cpll_gpll_npll_p, 0,
 916                         RK3399_CLKSEL_CON(18), 8, 2, MFLAGS, 0, 7, DFLAGS,
 917                         RK3399_CLKGATE_CON(6), 3, GFLAGS),
 918         MUX(SCLK_PCIE_CORE, "clk_pcie_core", mux_pciecore_cru_phy_p, CLK_SET_RATE_PARENT,
 919                         RK3399_CLKSEL_CON(18), 7, 1, MFLAGS),
 920 
 921         /* emmc */
 922         COMPOSITE(SCLK_EMMC, "clk_emmc", mux_pll_src_cpll_gpll_npll_upll_24m_p, 0,
 923                         RK3399_CLKSEL_CON(22), 8, 3, MFLAGS, 0, 7, DFLAGS,
 924                         RK3399_CLKGATE_CON(6), 14, GFLAGS),
 925 
 926         GATE(0, "cpll_aclk_emmc_src", "cpll", CLK_IGNORE_UNUSED,
 927                         RK3399_CLKGATE_CON(6), 13, GFLAGS),
 928         GATE(0, "gpll_aclk_emmc_src", "gpll", CLK_IGNORE_UNUSED,
 929                         RK3399_CLKGATE_CON(6), 12, GFLAGS),
 930         COMPOSITE_NOGATE(ACLK_EMMC, "aclk_emmc", mux_aclk_emmc_p, CLK_IGNORE_UNUSED,
 931                         RK3399_CLKSEL_CON(21), 7, 1, MFLAGS, 0, 5, DFLAGS),
 932         GATE(ACLK_EMMC_CORE, "aclk_emmccore", "aclk_emmc", CLK_IGNORE_UNUSED,
 933                         RK3399_CLKGATE_CON(32), 8, GFLAGS),
 934         GATE(ACLK_EMMC_NOC, "aclk_emmc_noc", "aclk_emmc", CLK_IGNORE_UNUSED,
 935                         RK3399_CLKGATE_CON(32), 9, GFLAGS),
 936         GATE(ACLK_EMMC_GRF, "aclk_emmcgrf", "aclk_emmc", CLK_IGNORE_UNUSED,
 937                         RK3399_CLKGATE_CON(32), 10, GFLAGS),
 938 
 939         /* perilp0 */
 940         GATE(0, "cpll_aclk_perilp0_src", "cpll", CLK_IGNORE_UNUSED,
 941                         RK3399_CLKGATE_CON(7), 1, GFLAGS),
 942         GATE(0, "gpll_aclk_perilp0_src", "gpll", CLK_IGNORE_UNUSED,
 943                         RK3399_CLKGATE_CON(7), 0, GFLAGS),
 944         COMPOSITE(ACLK_PERILP0, "aclk_perilp0", mux_aclk_perilp0_p, CLK_IGNORE_UNUSED,
 945                         RK3399_CLKSEL_CON(23), 7, 1, MFLAGS, 0, 5, DFLAGS,
 946                         RK3399_CLKGATE_CON(7), 2, GFLAGS),
 947         COMPOSITE_NOMUX(HCLK_PERILP0, "hclk_perilp0", "aclk_perilp0", CLK_IGNORE_UNUSED,
 948                         RK3399_CLKSEL_CON(23), 8, 2, DFLAGS,
 949                         RK3399_CLKGATE_CON(7), 3, GFLAGS),
 950         COMPOSITE_NOMUX(PCLK_PERILP0, "pclk_perilp0", "aclk_perilp0", 0,
 951                         RK3399_CLKSEL_CON(23), 12, 3, DFLAGS,
 952                         RK3399_CLKGATE_CON(7), 4, GFLAGS),
 953 
 954         /* aclk_perilp0 gates */
 955         GATE(ACLK_INTMEM, "aclk_intmem", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 0, GFLAGS),
 956         GATE(ACLK_TZMA, "aclk_tzma", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 1, GFLAGS),
 957         GATE(SCLK_INTMEM0, "clk_intmem0", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 2, GFLAGS),
 958         GATE(SCLK_INTMEM1, "clk_intmem1", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 3, GFLAGS),
 959         GATE(SCLK_INTMEM2, "clk_intmem2", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 4, GFLAGS),
 960         GATE(SCLK_INTMEM3, "clk_intmem3", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 5, GFLAGS),
 961         GATE(SCLK_INTMEM4, "clk_intmem4", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 6, GFLAGS),
 962         GATE(SCLK_INTMEM5, "clk_intmem5", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(23), 7, GFLAGS),
 963         GATE(ACLK_DCF, "aclk_dcf", "aclk_perilp0", 0, RK3399_CLKGATE_CON(23), 8, GFLAGS),
 964         GATE(ACLK_DMAC0_PERILP, "aclk_dmac0_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 5, GFLAGS),
 965         GATE(ACLK_DMAC1_PERILP, "aclk_dmac1_perilp", "aclk_perilp0", 0, RK3399_CLKGATE_CON(25), 6, GFLAGS),
 966         GATE(ACLK_PERILP0_NOC, "aclk_perilp0_noc", "aclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 7, GFLAGS),
 967 
 968         /* hclk_perilp0 gates */
 969         GATE(HCLK_ROM, "hclk_rom", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(24), 4, GFLAGS),
 970         GATE(HCLK_M_CRYPTO0, "hclk_m_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 5, GFLAGS),
 971         GATE(HCLK_S_CRYPTO0, "hclk_s_crypto0", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 6, GFLAGS),
 972         GATE(HCLK_M_CRYPTO1, "hclk_m_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 14, GFLAGS),
 973         GATE(HCLK_S_CRYPTO1, "hclk_s_crypto1", "hclk_perilp0", 0, RK3399_CLKGATE_CON(24), 15, GFLAGS),
 974         GATE(HCLK_PERILP0_NOC, "hclk_perilp0_noc", "hclk_perilp0", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 8, GFLAGS),
 975 
 976         /* pclk_perilp0 gates */
 977         GATE(PCLK_DCF, "pclk_dcf", "pclk_perilp0", 0, RK3399_CLKGATE_CON(23), 9, GFLAGS),
 978 
 979         /* crypto */
 980         COMPOSITE(SCLK_CRYPTO0, "clk_crypto0", mux_pll_src_cpll_gpll_ppll_p, 0,
 981                         RK3399_CLKSEL_CON(24), 6, 2, MFLAGS, 0, 5, DFLAGS,
 982                         RK3399_CLKGATE_CON(7), 7, GFLAGS),
 983 
 984         COMPOSITE(SCLK_CRYPTO1, "clk_crypto1", mux_pll_src_cpll_gpll_ppll_p, 0,
 985                         RK3399_CLKSEL_CON(26), 6, 2, MFLAGS, 0, 5, DFLAGS,
 986                         RK3399_CLKGATE_CON(7), 8, GFLAGS),
 987 
 988         /* cm0s_perilp */
 989         GATE(0, "cpll_fclk_cm0s_src", "cpll", 0,
 990                         RK3399_CLKGATE_CON(7), 6, GFLAGS),
 991         GATE(0, "gpll_fclk_cm0s_src", "gpll", 0,
 992                         RK3399_CLKGATE_CON(7), 5, GFLAGS),
 993         COMPOSITE(FCLK_CM0S, "fclk_cm0s", mux_fclk_cm0s_p, 0,
 994                         RK3399_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 5, DFLAGS,
 995                         RK3399_CLKGATE_CON(7), 9, GFLAGS),
 996 
 997         /* fclk_cm0s gates */
 998         GATE(SCLK_M0_PERILP, "sclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 8, GFLAGS),
 999         GATE(HCLK_M0_PERILP, "hclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 9, GFLAGS),
1000         GATE(DCLK_M0_PERILP, "dclk_m0_perilp", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 10, GFLAGS),
1001         GATE(SCLK_M0_PERILP_DEC, "clk_m0_perilp_dec", "fclk_cm0s", 0, RK3399_CLKGATE_CON(24), 11, GFLAGS),
1002         GATE(HCLK_M0_PERILP_NOC, "hclk_m0_perilp_noc", "fclk_cm0s", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 11, GFLAGS),
1003 
1004         /* perilp1 */
1005         GATE(0, "cpll_hclk_perilp1_src", "cpll", CLK_IGNORE_UNUSED,
1006                         RK3399_CLKGATE_CON(8), 1, GFLAGS),
1007         GATE(0, "gpll_hclk_perilp1_src", "gpll", CLK_IGNORE_UNUSED,
1008                         RK3399_CLKGATE_CON(8), 0, GFLAGS),
1009         COMPOSITE_NOGATE(HCLK_PERILP1, "hclk_perilp1", mux_hclk_perilp1_p, CLK_IGNORE_UNUSED,
1010                         RK3399_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 5, DFLAGS),
1011         COMPOSITE_NOMUX(PCLK_PERILP1, "pclk_perilp1", "hclk_perilp1", CLK_IGNORE_UNUSED,
1012                         RK3399_CLKSEL_CON(25), 8, 3, DFLAGS,
1013                         RK3399_CLKGATE_CON(8), 2, GFLAGS),
1014 
1015         /* hclk_perilp1 gates */
1016         GATE(0, "hclk_perilp1_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 9, GFLAGS),
1017         GATE(0, "hclk_sdio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(25), 12, GFLAGS),
1018         GATE(HCLK_I2S0_8CH, "hclk_i2s0", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 0, GFLAGS),
1019         GATE(HCLK_I2S1_8CH, "hclk_i2s1", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 1, GFLAGS),
1020         GATE(HCLK_I2S2_8CH, "hclk_i2s2", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 2, GFLAGS),
1021         GATE(HCLK_SPDIF, "hclk_spdif", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 3, GFLAGS),
1022         GATE(HCLK_SDIO, "hclk_sdio", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 4, GFLAGS),
1023         GATE(PCLK_SPI5, "pclk_spi5", "hclk_perilp1", 0, RK3399_CLKGATE_CON(34), 5, GFLAGS),
1024         GATE(0, "hclk_sdioaudio_noc", "hclk_perilp1", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(34), 6, GFLAGS),
1025 
1026         /* pclk_perilp1 gates */
1027         GATE(PCLK_UART0, "pclk_uart0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 0, GFLAGS),
1028         GATE(PCLK_UART1, "pclk_uart1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 1, GFLAGS),
1029         GATE(PCLK_UART2, "pclk_uart2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 2, GFLAGS),
1030         GATE(PCLK_UART3, "pclk_uart3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 3, GFLAGS),
1031         GATE(PCLK_I2C7, "pclk_rki2c7", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 5, GFLAGS),
1032         GATE(PCLK_I2C1, "pclk_rki2c1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 6, GFLAGS),
1033         GATE(PCLK_I2C5, "pclk_rki2c5", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 7, GFLAGS),
1034         GATE(PCLK_I2C6, "pclk_rki2c6", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 8, GFLAGS),
1035         GATE(PCLK_I2C2, "pclk_rki2c2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 9, GFLAGS),
1036         GATE(PCLK_I2C3, "pclk_rki2c3", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 10, GFLAGS),
1037         GATE(PCLK_MAILBOX0, "pclk_mailbox0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 11, GFLAGS),
1038         GATE(PCLK_SARADC, "pclk_saradc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 12, GFLAGS),
1039         GATE(PCLK_TSADC, "pclk_tsadc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 13, GFLAGS),
1040         GATE(PCLK_EFUSE1024NS, "pclk_efuse1024ns", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 14, GFLAGS),
1041         GATE(PCLK_EFUSE1024S, "pclk_efuse1024s", "pclk_perilp1", 0, RK3399_CLKGATE_CON(22), 15, GFLAGS),
1042         GATE(PCLK_SPI0, "pclk_spi0", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 10, GFLAGS),
1043         GATE(PCLK_SPI1, "pclk_spi1", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 11, GFLAGS),
1044         GATE(PCLK_SPI2, "pclk_spi2", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 12, GFLAGS),
1045         GATE(PCLK_SPI4, "pclk_spi4", "pclk_perilp1", 0, RK3399_CLKGATE_CON(23), 13, GFLAGS),
1046         GATE(PCLK_PERIHP_GRF, "pclk_perilp_sgrf", "pclk_perilp1", 0, RK3399_CLKGATE_CON(24), 13, GFLAGS),
1047         GATE(0, "pclk_perilp1_noc", "pclk_perilp1", 0, RK3399_CLKGATE_CON(25), 10, GFLAGS),
1048 
1049         /* saradc */
1050         COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "xin24m", 0,
1051                         RK3399_CLKSEL_CON(26), 8, 8, DFLAGS,
1052                         RK3399_CLKGATE_CON(9), 11, GFLAGS),
1053 
1054         /* tsadc */
1055         COMPOSITE(SCLK_TSADC, "clk_tsadc", mux_pll_p, 0,
1056                         RK3399_CLKSEL_CON(27), 15, 1, MFLAGS, 0, 10, DFLAGS,
1057                         RK3399_CLKGATE_CON(9), 10, GFLAGS),
1058 
1059         /* cif_testout */
1060         MUX(0, "clk_testout1_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1061                         RK3399_CLKSEL_CON(38), 6, 2, MFLAGS),
1062         COMPOSITE(SCLK_TESTCLKOUT1, "clk_testout1", mux_clk_testout1_p, 0,
1063                         RK3399_CLKSEL_CON(38), 5, 1, MFLAGS, 0, 5, DFLAGS,
1064                         RK3399_CLKGATE_CON(13), 14, GFLAGS),
1065 
1066         MUX(0, "clk_testout2_pll_src", mux_pll_src_cpll_gpll_npll_p, 0,
1067                         RK3399_CLKSEL_CON(38), 14, 2, MFLAGS),
1068         COMPOSITE(SCLK_TESTCLKOUT2, "clk_testout2", mux_clk_testout2_p, 0,
1069                         RK3399_CLKSEL_CON(38), 13, 1, MFLAGS, 8, 5, DFLAGS,
1070                         RK3399_CLKGATE_CON(13), 15, GFLAGS),
1071 
1072         /* vio */
1073         COMPOSITE(ACLK_VIO, "aclk_vio", mux_pll_src_cpll_gpll_ppll_p, CLK_IGNORE_UNUSED,
1074                         RK3399_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
1075                         RK3399_CLKGATE_CON(11), 0, GFLAGS),
1076         COMPOSITE_NOMUX(PCLK_VIO, "pclk_vio", "aclk_vio", 0,
1077                         RK3399_CLKSEL_CON(43), 0, 5, DFLAGS,
1078                         RK3399_CLKGATE_CON(11), 1, GFLAGS),
1079 
1080         GATE(ACLK_VIO_NOC, "aclk_vio_noc", "aclk_vio", CLK_IGNORE_UNUSED,
1081                         RK3399_CLKGATE_CON(29), 0, GFLAGS),
1082 
1083         GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "pclk_vio", 0,
1084                         RK3399_CLKGATE_CON(29), 1, GFLAGS),
1085         GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "pclk_vio", 0,
1086                         RK3399_CLKGATE_CON(29), 2, GFLAGS),
1087         GATE(PCLK_VIO_GRF, "pclk_vio_grf", "pclk_vio", CLK_IGNORE_UNUSED,
1088                         RK3399_CLKGATE_CON(29), 12, GFLAGS),
1089 
1090         /* hdcp */
1091         COMPOSITE(ACLK_HDCP, "aclk_hdcp", mux_pll_src_cpll_gpll_ppll_p, 0,
1092                         RK3399_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
1093                         RK3399_CLKGATE_CON(11), 12, GFLAGS),
1094         COMPOSITE_NOMUX(HCLK_HDCP, "hclk_hdcp", "aclk_hdcp", 0,
1095                         RK3399_CLKSEL_CON(43), 5, 5, DFLAGS,
1096                         RK3399_CLKGATE_CON(11), 3, GFLAGS),
1097         COMPOSITE_NOMUX(PCLK_HDCP, "pclk_hdcp", "aclk_hdcp", 0,
1098                         RK3399_CLKSEL_CON(43), 10, 5, DFLAGS,
1099                         RK3399_CLKGATE_CON(11), 10, GFLAGS),
1100 
1101         GATE(ACLK_HDCP_NOC, "aclk_hdcp_noc", "aclk_hdcp", CLK_IGNORE_UNUSED,
1102                         RK3399_CLKGATE_CON(29), 4, GFLAGS),
1103         GATE(ACLK_HDCP22, "aclk_hdcp22", "aclk_hdcp", 0,
1104                         RK3399_CLKGATE_CON(29), 10, GFLAGS),
1105 
1106         GATE(HCLK_HDCP_NOC, "hclk_hdcp_noc", "hclk_hdcp", CLK_IGNORE_UNUSED,
1107                         RK3399_CLKGATE_CON(29), 5, GFLAGS),
1108         GATE(HCLK_HDCP22, "hclk_hdcp22", "hclk_hdcp", 0,
1109                         RK3399_CLKGATE_CON(29), 9, GFLAGS),
1110 
1111         GATE(PCLK_HDCP_NOC, "pclk_hdcp_noc", "pclk_hdcp", CLK_IGNORE_UNUSED,
1112                         RK3399_CLKGATE_CON(29), 3, GFLAGS),
1113         GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "pclk_hdcp", 0,
1114                         RK3399_CLKGATE_CON(29), 6, GFLAGS),
1115         GATE(PCLK_DP_CTRL, "pclk_dp_ctrl", "pclk_hdcp", 0,
1116                         RK3399_CLKGATE_CON(29), 7, GFLAGS),
1117         GATE(PCLK_HDCP22, "pclk_hdcp22", "pclk_hdcp", 0,
1118                         RK3399_CLKGATE_CON(29), 8, GFLAGS),
1119         GATE(PCLK_GASKET, "pclk_gasket", "pclk_hdcp", 0,
1120                         RK3399_CLKGATE_CON(29), 11, GFLAGS),
1121 
1122         /* edp */
1123         COMPOSITE(SCLK_DP_CORE, "clk_dp_core", mux_pll_src_npll_cpll_gpll_p, 0,
1124                         RK3399_CLKSEL_CON(46), 6, 2, MFLAGS, 0, 5, DFLAGS,
1125                         RK3399_CLKGATE_CON(11), 8, GFLAGS),
1126 
1127         COMPOSITE(PCLK_EDP, "pclk_edp", mux_pll_src_cpll_gpll_p, 0,
1128                         RK3399_CLKSEL_CON(44), 15, 1, MFLAGS, 8, 6, DFLAGS,
1129                         RK3399_CLKGATE_CON(11), 11, GFLAGS),
1130         GATE(PCLK_EDP_NOC, "pclk_edp_noc", "pclk_edp", CLK_IGNORE_UNUSED,
1131                         RK3399_CLKGATE_CON(32), 12, GFLAGS),
1132         GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_edp", 0,
1133                         RK3399_CLKGATE_CON(32), 13, GFLAGS),
1134 
1135         /* hdmi */
1136         GATE(SCLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
1137                         RK3399_CLKGATE_CON(11), 6, GFLAGS),
1138 
1139         COMPOSITE(SCLK_HDMI_CEC, "clk_hdmi_cec", mux_pll_p, 0,
1140                         RK3399_CLKSEL_CON(45), 15, 1, MFLAGS, 0, 10, DFLAGS,
1141                         RK3399_CLKGATE_CON(11), 7, GFLAGS),
1142 
1143         /* vop0 */
1144         COMPOSITE(ACLK_VOP0_PRE, "aclk_vop0_pre", mux_pll_src_vpll_cpll_gpll_npll_p, 0,
1145                         RK3399_CLKSEL_CON(47), 6, 2, MFLAGS, 0, 5, DFLAGS,
1146                         RK3399_CLKGATE_CON(10), 8, GFLAGS),
1147         COMPOSITE_NOMUX(0, "hclk_vop0_pre", "aclk_vop0_pre", 0,
1148                         RK3399_CLKSEL_CON(47), 8, 5, DFLAGS,
1149                         RK3399_CLKGATE_CON(10), 9, GFLAGS),
1150 
1151         GATE(ACLK_VOP0, "aclk_vop0", "aclk_vop0_pre", 0,
1152                         RK3399_CLKGATE_CON(28), 3, GFLAGS),
1153         GATE(ACLK_VOP0_NOC, "aclk_vop0_noc", "aclk_vop0_pre", CLK_IGNORE_UNUSED,
1154                         RK3399_CLKGATE_CON(28), 1, GFLAGS),
1155 
1156         GATE(HCLK_VOP0, "hclk_vop0", "hclk_vop0_pre", 0,
1157                         RK3399_CLKGATE_CON(28), 2, GFLAGS),
1158         GATE(HCLK_VOP0_NOC, "hclk_vop0_noc", "hclk_vop0_pre", CLK_IGNORE_UNUSED,
1159                         RK3399_CLKGATE_CON(28), 0, GFLAGS),
1160 
1161         COMPOSITE(DCLK_VOP0_DIV, "dclk_vop0_div", mux_pll_src_vpll_cpll_gpll_p, 0,
1162                         RK3399_CLKSEL_CON(49), 8, 2, MFLAGS, 0, 8, DFLAGS,
1163                         RK3399_CLKGATE_CON(10), 12, GFLAGS),
1164 
1165         COMPOSITE_FRACMUX_NOGATE(DCLK_VOP0_FRAC, "dclk_vop0_frac", "dclk_vop0_div", 0,
1166                         RK3399_CLKSEL_CON(106), 0,
1167                         &rk3399_dclk_vop0_fracmux),
1168 
1169         COMPOSITE(SCLK_VOP0_PWM, "clk_vop0_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, 0,
1170                         RK3399_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS,
1171                         RK3399_CLKGATE_CON(10), 14, GFLAGS),
1172 
1173         /* vop1 */
1174         COMPOSITE(ACLK_VOP1_PRE, "aclk_vop1_pre", mux_pll_src_vpll_cpll_gpll_npll_p, 0,
1175                         RK3399_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
1176                         RK3399_CLKGATE_CON(10), 10, GFLAGS),
1177         COMPOSITE_NOMUX(0, "hclk_vop1_pre", "aclk_vop1_pre", 0,
1178                         RK3399_CLKSEL_CON(48), 8, 5, DFLAGS,
1179                         RK3399_CLKGATE_CON(10), 11, GFLAGS),
1180 
1181         GATE(ACLK_VOP1, "aclk_vop1", "aclk_vop1_pre", 0,
1182                         RK3399_CLKGATE_CON(28), 7, GFLAGS),
1183         GATE(ACLK_VOP1_NOC, "aclk_vop1_noc", "aclk_vop1_pre", CLK_IGNORE_UNUSED,
1184                         RK3399_CLKGATE_CON(28), 5, GFLAGS),
1185 
1186         GATE(HCLK_VOP1, "hclk_vop1", "hclk_vop1_pre", 0,
1187                         RK3399_CLKGATE_CON(28), 6, GFLAGS),
1188         GATE(HCLK_VOP1_NOC, "hclk_vop1_noc", "hclk_vop1_pre", CLK_IGNORE_UNUSED,
1189                         RK3399_CLKGATE_CON(28), 4, GFLAGS),
1190 
1191         COMPOSITE(DCLK_VOP1_DIV, "dclk_vop1_div", mux_pll_src_vpll_cpll_gpll_p, 0,
1192                         RK3399_CLKSEL_CON(50), 8, 2, MFLAGS, 0, 8, DFLAGS,
1193                         RK3399_CLKGATE_CON(10), 13, GFLAGS),
1194 
1195         COMPOSITE_FRACMUX_NOGATE(DCLK_VOP1_FRAC, "dclk_vop1_frac", "dclk_vop1_div", 0,
1196                         RK3399_CLKSEL_CON(107), 0,
1197                         &rk3399_dclk_vop1_fracmux),
1198 
1199         COMPOSITE(SCLK_VOP1_PWM, "clk_vop1_pwm", mux_pll_src_vpll_cpll_gpll_24m_p, CLK_IGNORE_UNUSED,
1200                         RK3399_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 5, DFLAGS,
1201                         RK3399_CLKGATE_CON(10), 15, GFLAGS),
1202 
1203         /* isp */
1204         COMPOSITE(ACLK_ISP0, "aclk_isp0", mux_pll_src_cpll_gpll_ppll_p, 0,
1205                         RK3399_CLKSEL_CON(53), 6, 2, MFLAGS, 0, 5, DFLAGS,
1206                         RK3399_CLKGATE_CON(12), 8, GFLAGS),
1207         COMPOSITE_NOMUX(HCLK_ISP0, "hclk_isp0", "aclk_isp0", 0,
1208                         RK3399_CLKSEL_CON(53), 8, 5, DFLAGS,
1209                         RK3399_CLKGATE_CON(12), 9, GFLAGS),
1210 
1211         GATE(ACLK_ISP0_NOC, "aclk_isp0_noc", "aclk_isp0", CLK_IGNORE_UNUSED,
1212                         RK3399_CLKGATE_CON(27), 1, GFLAGS),
1213         GATE(ACLK_ISP0_WRAPPER, "aclk_isp0_wrapper", "aclk_isp0", 0,
1214                         RK3399_CLKGATE_CON(27), 5, GFLAGS),
1215         GATE(HCLK_ISP1_WRAPPER, "hclk_isp1_wrapper", "aclk_isp0", 0,
1216                         RK3399_CLKGATE_CON(27), 7, GFLAGS),
1217 
1218         GATE(HCLK_ISP0_NOC, "hclk_isp0_noc", "hclk_isp0", CLK_IGNORE_UNUSED,
1219                         RK3399_CLKGATE_CON(27), 0, GFLAGS),
1220         GATE(HCLK_ISP0_WRAPPER, "hclk_isp0_wrapper", "hclk_isp0", 0,
1221                         RK3399_CLKGATE_CON(27), 4, GFLAGS),
1222 
1223         COMPOSITE(SCLK_ISP0, "clk_isp0", mux_pll_src_cpll_gpll_npll_p, 0,
1224                         RK3399_CLKSEL_CON(55), 6, 2, MFLAGS, 0, 5, DFLAGS,
1225                         RK3399_CLKGATE_CON(11), 4, GFLAGS),
1226 
1227         COMPOSITE(ACLK_ISP1, "aclk_isp1", mux_pll_src_cpll_gpll_ppll_p, 0,
1228                         RK3399_CLKSEL_CON(54), 6, 2, MFLAGS, 0, 5, DFLAGS,
1229                         RK3399_CLKGATE_CON(12), 10, GFLAGS),
1230         COMPOSITE_NOMUX(HCLK_ISP1, "hclk_isp1", "aclk_isp1", 0,
1231                         RK3399_CLKSEL_CON(54), 8, 5, DFLAGS,
1232                         RK3399_CLKGATE_CON(12), 11, GFLAGS),
1233 
1234         GATE(ACLK_ISP1_NOC, "aclk_isp1_noc", "aclk_isp1", CLK_IGNORE_UNUSED,
1235                         RK3399_CLKGATE_CON(27), 3, GFLAGS),
1236 
1237         GATE(HCLK_ISP1_NOC, "hclk_isp1_noc", "hclk_isp1", CLK_IGNORE_UNUSED,
1238                         RK3399_CLKGATE_CON(27), 2, GFLAGS),
1239         GATE(ACLK_ISP1_WRAPPER, "aclk_isp1_wrapper", "hclk_isp1", 0,
1240                         RK3399_CLKGATE_CON(27), 8, GFLAGS),
1241 
1242         COMPOSITE(SCLK_ISP1, "clk_isp1", mux_pll_src_cpll_gpll_npll_p, 0,
1243                         RK3399_CLKSEL_CON(55), 14, 2, MFLAGS, 8, 5, DFLAGS,
1244                         RK3399_CLKGATE_CON(11), 5, GFLAGS),
1245 
1246         /*
1247          * We use pclkin_cifinv by default GRF_SOC_CON20[9] (GSC20_9) setting in system,
1248          * so we ignore the mux and make clocks nodes as following,
1249          *
1250          * pclkin_cifinv --|-------\
1251          *                 |GSC20_9|-- pclkin_cifmux -- |G27_6| -- pclkin_isp1_wrapper
1252          * pclkin_cif    --|-------/
1253          */
1254         GATE(PCLK_ISP1_WRAPPER, "pclkin_isp1_wrapper", "pclkin_cif", 0,
1255                         RK3399_CLKGATE_CON(27), 6, GFLAGS),
1256 
1257         /* cif */
1258         COMPOSITE_NODIV(0, "clk_cifout_src", mux_pll_src_cpll_gpll_npll_p, 0,
1259                         RK3399_CLKSEL_CON(56), 6, 2, MFLAGS,
1260                         RK3399_CLKGATE_CON(10), 7, GFLAGS),
1261 
1262         COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cifout", mux_clk_cif_p, 0,
1263                          RK3399_CLKSEL_CON(56), 5, 1, MFLAGS, 0, 5, DFLAGS),
1264 
1265         /* gic */
1266         COMPOSITE(ACLK_GIC_PRE, "aclk_gic_pre", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
1267                         RK3399_CLKSEL_CON(56), 15, 1, MFLAGS, 8, 5, DFLAGS,
1268                         RK3399_CLKGATE_CON(12), 12, GFLAGS),
1269 
1270         GATE(ACLK_GIC, "aclk_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 0, GFLAGS),
1271         GATE(ACLK_GIC_NOC, "aclk_gic_noc", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 1, GFLAGS),
1272         GATE(ACLK_GIC_ADB400_CORE_L_2_GIC, "aclk_gic_adb400_core_l_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 2, GFLAGS),
1273         GATE(ACLK_GIC_ADB400_CORE_B_2_GIC, "aclk_gic_adb400_core_b_2_gic", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 3, GFLAGS),
1274         GATE(ACLK_GIC_ADB400_GIC_2_CORE_L, "aclk_gic_adb400_gic_2_core_l", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 4, GFLAGS),
1275         GATE(ACLK_GIC_ADB400_GIC_2_CORE_B, "aclk_gic_adb400_gic_2_core_b", "aclk_gic_pre", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(33), 5, GFLAGS),
1276 
1277         /* alive */
1278         /* pclk_alive_gpll_src is controlled by PMUGRF_SOC_CON0[6] */
1279         DIV(PCLK_ALIVE, "pclk_alive", "gpll", 0,
1280                         RK3399_CLKSEL_CON(57), 0, 5, DFLAGS),
1281 
1282         GATE(PCLK_USBPHY_MUX_G, "pclk_usbphy_mux_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 4, GFLAGS),
1283         GATE(PCLK_UPHY0_TCPHY_G, "pclk_uphy0_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 5, GFLAGS),
1284         GATE(PCLK_UPHY0_TCPD_G, "pclk_uphy0_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 6, GFLAGS),
1285         GATE(PCLK_UPHY1_TCPHY_G, "pclk_uphy1_tcphy_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 8, GFLAGS),
1286         GATE(PCLK_UPHY1_TCPD_G, "pclk_uphy1_tcpd_g", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 9, GFLAGS),
1287 
1288         GATE(PCLK_GRF, "pclk_grf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 1, GFLAGS),
1289         GATE(PCLK_INTR_ARB, "pclk_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 2, GFLAGS),
1290         GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 3, GFLAGS),
1291         GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 4, GFLAGS),
1292         GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 5, GFLAGS),
1293         GATE(PCLK_TIMER0, "pclk_timer0", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 6, GFLAGS),
1294         GATE(PCLK_TIMER1, "pclk_timer1", "pclk_alive", 0, RK3399_CLKGATE_CON(31), 7, GFLAGS),
1295         GATE(PCLK_PMU_INTR_ARB, "pclk_pmu_intr_arb", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 9, GFLAGS),
1296         GATE(PCLK_SGRF, "pclk_sgrf", "pclk_alive", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(31), 10, GFLAGS),
1297 
1298         /* Watchdog pclk is controlled by RK3399 SECURE_GRF_SOC_CON3[8]. */
1299         SGRF_GATE(PCLK_WDT, "pclk_wdt", "pclk_alive"),
1300 
1301         GATE(SCLK_MIPIDPHY_REF, "clk_mipidphy_ref", "xin24m", 0, RK3399_CLKGATE_CON(11), 14, GFLAGS),
1302         GATE(SCLK_DPHY_PLL, "clk_dphy_pll", "clk_mipidphy_ref", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 0, GFLAGS),
1303 
1304         GATE(SCLK_MIPIDPHY_CFG, "clk_mipidphy_cfg", "xin24m", 0, RK3399_CLKGATE_CON(11), 15, GFLAGS),
1305         GATE(SCLK_DPHY_TX0_CFG, "clk_dphy_tx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 1, GFLAGS),
1306         GATE(SCLK_DPHY_TX1RX1_CFG, "clk_dphy_tx1rx1_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 2, GFLAGS),
1307         GATE(SCLK_DPHY_RX0_CFG, "clk_dphy_rx0_cfg", "clk_mipidphy_cfg", CLK_IGNORE_UNUSED, RK3399_CLKGATE_CON(21), 3, GFLAGS),
1308 
1309         /* testout */
1310         MUX(0, "clk_test_pre", mux_pll_src_cpll_gpll_p, CLK_SET_RATE_PARENT,
1311                         RK3399_CLKSEL_CON(58), 7, 1, MFLAGS),
1312         COMPOSITE_FRAC(0, "clk_test_frac", "clk_test_pre", 0,
1313                         RK3399_CLKSEL_CON(105), 0,
1314                         RK3399_CLKGATE_CON(13), 9, GFLAGS),
1315 
1316         DIV(0, "clk_test_24m", "xin24m", 0,
1317                         RK3399_CLKSEL_CON(57), 6, 10, DFLAGS),
1318 
1319         /* spi */
1320         COMPOSITE(SCLK_SPI0, "clk_spi0", mux_pll_src_cpll_gpll_p, 0,
1321                         RK3399_CLKSEL_CON(59), 7, 1, MFLAGS, 0, 7, DFLAGS,
1322                         RK3399_CLKGATE_CON(9), 12, GFLAGS),
1323 
1324         COMPOSITE(SCLK_SPI1, "clk_spi1", mux_pll_src_cpll_gpll_p, 0,
1325                         RK3399_CLKSEL_CON(59), 15, 1, MFLAGS, 8, 7, DFLAGS,
1326                         RK3399_CLKGATE_CON(9), 13, GFLAGS),
1327 
1328         COMPOSITE(SCLK_SPI2, "clk_spi2", mux_pll_src_cpll_gpll_p, 0,
1329                         RK3399_CLKSEL_CON(60), 7, 1, MFLAGS, 0, 7, DFLAGS,
1330                         RK3399_CLKGATE_CON(9), 14, GFLAGS),
1331 
1332         COMPOSITE(SCLK_SPI4, "clk_spi4", mux_pll_src_cpll_gpll_p, 0,
1333                         RK3399_CLKSEL_CON(60), 15, 1, MFLAGS, 8, 7, DFLAGS,
1334                         RK3399_CLKGATE_CON(9), 15, GFLAGS),
1335 
1336         COMPOSITE(SCLK_SPI5, "clk_spi5", mux_pll_src_cpll_gpll_p, 0,
1337                         RK3399_CLKSEL_CON(58), 15, 1, MFLAGS, 8, 7, DFLAGS,
1338                         RK3399_CLKGATE_CON(13), 13, GFLAGS),
1339 
1340         /* i2c */
1341         COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_pll_src_cpll_gpll_p, 0,
1342                         RK3399_CLKSEL_CON(61), 7, 1, MFLAGS, 0, 7, DFLAGS,
1343                         RK3399_CLKGATE_CON(10), 0, GFLAGS),
1344 
1345         COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_pll_src_cpll_gpll_p, 0,
1346                         RK3399_CLKSEL_CON(62), 7, 1, MFLAGS, 0, 7, DFLAGS,
1347                         RK3399_CLKGATE_CON(10), 2, GFLAGS),
1348 
1349         COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_pll_src_cpll_gpll_p, 0,
1350                         RK3399_CLKSEL_CON(63), 7, 1, MFLAGS, 0, 7, DFLAGS,
1351                         RK3399_CLKGATE_CON(10), 4, GFLAGS),
1352 
1353         COMPOSITE(SCLK_I2C5, "clk_i2c5", mux_pll_src_cpll_gpll_p, 0,
1354                         RK3399_CLKSEL_CON(61), 15, 1, MFLAGS, 8, 7, DFLAGS,
1355                         RK3399_CLKGATE_CON(10), 1, GFLAGS),
1356 
1357         COMPOSITE(SCLK_I2C6, "clk_i2c6", mux_pll_src_cpll_gpll_p, 0,
1358                         RK3399_CLKSEL_CON(62), 15, 1, MFLAGS, 8, 7, DFLAGS,
1359                         RK3399_CLKGATE_CON(10), 3, GFLAGS),
1360 
1361         COMPOSITE(SCLK_I2C7, "clk_i2c7", mux_pll_src_cpll_gpll_p, 0,
1362                         RK3399_CLKSEL_CON(63), 15, 1, MFLAGS, 8, 7, DFLAGS,
1363                         RK3399_CLKGATE_CON(10), 5, GFLAGS),
1364 
1365         /* timer */
1366         GATE(SCLK_TIMER00, "clk_timer00", "xin24m", 0, RK3399_CLKGATE_CON(26), 0, GFLAGS),
1367         GATE(SCLK_TIMER01, "clk_timer01", "xin24m", 0, RK3399_CLKGATE_CON(26), 1, GFLAGS),
1368         GATE(SCLK_TIMER02, "clk_timer02", "xin24m", 0, RK3399_CLKGATE_CON(26), 2, GFLAGS),
1369         GATE(SCLK_TIMER03, "clk_timer03", "xin24m", 0, RK3399_CLKGATE_CON(26), 3, GFLAGS),
1370         GATE(SCLK_TIMER04, "clk_timer04", "xin24m", 0, RK3399_CLKGATE_CON(26), 4, GFLAGS),
1371         GATE(SCLK_TIMER05, "clk_timer05", "xin24m", 0, RK3399_CLKGATE_CON(26), 5, GFLAGS),
1372         GATE(SCLK_TIMER06, "clk_timer06", "xin24m", 0, RK3399_CLKGATE_CON(26), 6, GFLAGS),
1373         GATE(SCLK_TIMER07, "clk_timer07", "xin24m", 0, RK3399_CLKGATE_CON(26), 7, GFLAGS),
1374         GATE(SCLK_TIMER08, "clk_timer08", "xin24m", 0, RK3399_CLKGATE_CON(26), 8, GFLAGS),
1375         GATE(SCLK_TIMER09, "clk_timer09", "xin24m", 0, RK3399_CLKGATE_CON(26), 9, GFLAGS),
1376         GATE(SCLK_TIMER10, "clk_timer10", "xin24m", 0, RK3399_CLKGATE_CON(26), 10, GFLAGS),
1377         GATE(SCLK_TIMER11, "clk_timer11", "xin24m", 0, RK3399_CLKGATE_CON(26), 11, GFLAGS),
1378 
1379         /* clk_test */
1380         /* clk_test_pre is controlled by CRU_MISC_CON[3] */
1381         COMPOSITE_NOMUX(0, "clk_test", "clk_test_pre", CLK_IGNORE_UNUSED,
1382                         RK3399_CLKSEL_CON(58), 0, 5, DFLAGS,
1383                         RK3399_CLKGATE_CON(13), 11, GFLAGS),
1384 
1385         /* ddrc */
1386         GATE(0, "clk_ddrc_lpll_src", "lpll", 0, RK3399_CLKGATE_CON(3),
1387              0, GFLAGS),
1388         GATE(0, "clk_ddrc_bpll_src", "bpll", 0, RK3399_CLKGATE_CON(3),
1389              1, GFLAGS),
1390         GATE(0, "clk_ddrc_dpll_src", "dpll", 0, RK3399_CLKGATE_CON(3),
1391              2, GFLAGS),
1392         GATE(0, "clk_ddrc_gpll_src", "gpll", 0, RK3399_CLKGATE_CON(3),
1393              3, GFLAGS),
1394         COMPOSITE_DDRCLK(SCLK_DDRC, "sclk_ddrc", mux_ddrclk_p, 0,
1395                        RK3399_CLKSEL_CON(6), 4, 2, 0, 0, ROCKCHIP_DDRCLK_SIP),
1396 };
1397 
1398 static struct rockchip_clk_branch rk3399_clk_pmu_branches[] __initdata = {
1399         /*
1400          * PMU CRU Clock-Architecture
1401          */
1402 
1403         GATE(0, "fclk_cm0s_pmu_ppll_src", "ppll", 0,
1404                         RK3399_PMU_CLKGATE_CON(0), 1, GFLAGS),
1405 
1406         COMPOSITE_NOGATE(FCLK_CM0S_SRC_PMU, "fclk_cm0s_src_pmu", mux_fclk_cm0s_pmu_ppll_p, 0,
1407                         RK3399_PMU_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
1408 
1409         COMPOSITE(SCLK_SPI3_PMU, "clk_spi3_pmu", mux_24m_ppll_p, 0,
1410                         RK3399_PMU_CLKSEL_CON(1), 7, 1, MFLAGS, 0, 7, DFLAGS,
1411                         RK3399_PMU_CLKGATE_CON(0), 2, GFLAGS),
1412 
1413         COMPOSITE(0, "clk_wifi_div", mux_ppll_24m_p, CLK_IGNORE_UNUSED,
1414                         RK3399_PMU_CLKSEL_CON(1), 13, 1, MFLAGS, 8, 5, DFLAGS,
1415                         RK3399_PMU_CLKGATE_CON(0), 8, GFLAGS),
1416 
1417         COMPOSITE_FRACMUX_NOGATE(0, "clk_wifi_frac", "clk_wifi_div", 0,
1418                         RK3399_PMU_CLKSEL_CON(7), 0,
1419                         &rk3399_pmuclk_wifi_fracmux),
1420 
1421         MUX(0, "clk_timer_src_pmu", mux_pll_p, CLK_IGNORE_UNUSED,
1422                         RK3399_PMU_CLKSEL_CON(1), 15, 1, MFLAGS),
1423 
1424         COMPOSITE_NOMUX(SCLK_I2C0_PMU, "clk_i2c0_pmu", "ppll", 0,
1425                         RK3399_PMU_CLKSEL_CON(2), 0, 7, DFLAGS,
1426                         RK3399_PMU_CLKGATE_CON(0), 9, GFLAGS),
1427 
1428         COMPOSITE_NOMUX(SCLK_I2C4_PMU, "clk_i2c4_pmu", "ppll", 0,
1429                         RK3399_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
1430                         RK3399_PMU_CLKGATE_CON(0), 10, GFLAGS),
1431 
1432         COMPOSITE_NOMUX(SCLK_I2C8_PMU, "clk_i2c8_pmu", "ppll", 0,
1433                         RK3399_PMU_CLKSEL_CON(2), 8, 7, DFLAGS,
1434                         RK3399_PMU_CLKGATE_CON(0), 11, GFLAGS),
1435 
1436         DIV(0, "clk_32k_suspend_pmu", "xin24m", CLK_IGNORE_UNUSED,
1437                         RK3399_PMU_CLKSEL_CON(4), 0, 10, DFLAGS),
1438         MUX(0, "clk_testout_2io", mux_clk_testout2_2io_p, CLK_IGNORE_UNUSED,
1439                         RK3399_PMU_CLKSEL_CON(4), 15, 1, MFLAGS),
1440 
1441         COMPOSITE(0, "clk_uart4_div", mux_24m_ppll_p, 0,
1442                         RK3399_PMU_CLKSEL_CON(5), 10, 1, MFLAGS, 0, 7, DFLAGS,
1443                         RK3399_PMU_CLKGATE_CON(0), 5, GFLAGS),
1444 
1445         COMPOSITE_FRACMUX(0, "clk_uart4_frac", "clk_uart4_div", 0,
1446                         RK3399_PMU_CLKSEL_CON(6), 0,
1447                         RK3399_PMU_CLKGATE_CON(0), 6, GFLAGS,
1448                         &rk3399_uart4_pmu_fracmux),
1449 
1450         DIV(PCLK_SRC_PMU, "pclk_pmu_src", "ppll", CLK_IGNORE_UNUSED,
1451                         RK3399_PMU_CLKSEL_CON(0), 0, 5, DFLAGS),
1452 
1453         /* pmu clock gates */
1454         GATE(SCLK_TIMER12_PMU, "clk_timer0_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 3, GFLAGS),
1455         GATE(SCLK_TIMER13_PMU, "clk_timer1_pmu", "clk_timer_src_pmu", 0, RK3399_PMU_CLKGATE_CON(0), 4, GFLAGS),
1456 
1457         GATE(SCLK_PVTM_PMU, "clk_pvtm_pmu", "xin24m", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(0), 7, GFLAGS),
1458 
1459         GATE(PCLK_PMU, "pclk_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 0, GFLAGS),
1460         GATE(PCLK_PMUGRF_PMU, "pclk_pmugrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 1, GFLAGS),
1461         GATE(PCLK_INTMEM1_PMU, "pclk_intmem1_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 2, GFLAGS),
1462         GATE(PCLK_GPIO0_PMU, "pclk_gpio0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 3, GFLAGS),
1463         GATE(PCLK_GPIO1_PMU, "pclk_gpio1_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 4, GFLAGS),
1464         GATE(PCLK_SGRF_PMU, "pclk_sgrf_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 5, GFLAGS),
1465         GATE(PCLK_NOC_PMU, "pclk_noc_pmu", "pclk_pmu_src", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(1), 6, GFLAGS),
1466         GATE(PCLK_I2C0_PMU, "pclk_i2c0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 7, GFLAGS),
1467         GATE(PCLK_I2C4_PMU, "pclk_i2c4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 8, GFLAGS),
1468         GATE(PCLK_I2C8_PMU, "pclk_i2c8_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 9, GFLAGS),
1469         GATE(PCLK_RKPWM_PMU, "pclk_rkpwm_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 10, GFLAGS),
1470         GATE(PCLK_SPI3_PMU, "pclk_spi3_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 11, GFLAGS),
1471         GATE(PCLK_TIMER_PMU, "pclk_timer_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 12, GFLAGS),
1472         GATE(PCLK_MAILBOX_PMU, "pclk_mailbox_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 13, GFLAGS),
1473         GATE(PCLK_UART4_PMU, "pclk_uart4_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 14, GFLAGS),
1474         GATE(PCLK_WDT_M0_PMU, "pclk_wdt_m0_pmu", "pclk_pmu_src", 0, RK3399_PMU_CLKGATE_CON(1), 15, GFLAGS),
1475 
1476         GATE(FCLK_CM0S_PMU, "fclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 0, GFLAGS),
1477         GATE(SCLK_CM0S_PMU, "sclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 1, GFLAGS),
1478         GATE(HCLK_CM0S_PMU, "hclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 2, GFLAGS),
1479         GATE(DCLK_CM0S_PMU, "dclk_cm0s_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 3, GFLAGS),
1480         GATE(HCLK_NOC_PMU, "hclk_noc_pmu", "fclk_cm0s_src_pmu", CLK_IGNORE_UNUSED, RK3399_PMU_CLKGATE_CON(2), 5, GFLAGS),
1481 };
1482 
1483 static const char *const rk3399_cru_critical_clocks[] __initconst = {
1484         "aclk_cci_pre",
1485         "aclk_gic",
1486         "aclk_gic_noc",
1487         "aclk_hdcp_noc",
1488         "hclk_hdcp_noc",
1489         "pclk_hdcp_noc",
1490         "pclk_perilp0",
1491         "pclk_perilp0",
1492         "hclk_perilp0",
1493         "hclk_perilp0_noc",
1494         "pclk_perilp1",
1495         "pclk_perilp1_noc",
1496         "pclk_perihp",
1497         "pclk_perihp_noc",
1498         "hclk_perihp",
1499         "aclk_perihp",
1500         "aclk_perihp_noc",
1501         "aclk_perilp0",
1502         "aclk_perilp0_noc",
1503         "hclk_perilp1",
1504         "hclk_perilp1_noc",
1505         "aclk_dmac0_perilp",
1506         "aclk_emmc_noc",
1507         "gpll_hclk_perilp1_src",
1508         "gpll_aclk_perilp0_src",
1509         "gpll_aclk_perihp_src",
1510         "aclk_vio_noc",
1511 
1512         /* ddrc */
1513         "sclk_ddrc"
1514 };
1515 
1516 static const char *const rk3399_pmucru_critical_clocks[] __initconst = {
1517         "ppll",
1518         "pclk_pmu_src",
1519         "fclk_cm0s_src_pmu",
1520         "clk_timer_src_pmu",
1521         "pclk_rkpwm_pmu",
1522 };
1523 
1524 static void __init rk3399_clk_init(struct device_node *np)
1525 {
1526         struct rockchip_clk_provider *ctx;
1527         void __iomem *reg_base;
1528 
1529         reg_base = of_iomap(np, 0);
1530         if (!reg_base) {
1531                 pr_err("%s: could not map cru region\n", __func__);
1532                 return;
1533         }
1534 
1535         ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
1536         if (IS_ERR(ctx)) {
1537                 pr_err("%s: rockchip clk init failed\n", __func__);
1538                 iounmap(reg_base);
1539                 return;
1540         }
1541 
1542         rockchip_clk_register_plls(ctx, rk3399_pll_clks,
1543                                    ARRAY_SIZE(rk3399_pll_clks), -1);
1544 
1545         rockchip_clk_register_branches(ctx, rk3399_clk_branches,
1546                                   ARRAY_SIZE(rk3399_clk_branches));
1547 
1548         rockchip_clk_protect_critical(rk3399_cru_critical_clocks,
1549                                       ARRAY_SIZE(rk3399_cru_critical_clocks));
1550 
1551         rockchip_clk_register_armclk(ctx, ARMCLKL, "armclkl",
1552                         mux_armclkl_p, ARRAY_SIZE(mux_armclkl_p),
1553                         &rk3399_cpuclkl_data, rk3399_cpuclkl_rates,
1554                         ARRAY_SIZE(rk3399_cpuclkl_rates));
1555 
1556         rockchip_clk_register_armclk(ctx, ARMCLKB, "armclkb",
1557                         mux_armclkb_p, ARRAY_SIZE(mux_armclkb_p),
1558                         &rk3399_cpuclkb_data, rk3399_cpuclkb_rates,
1559                         ARRAY_SIZE(rk3399_cpuclkb_rates));
1560 
1561         rockchip_register_softrst(np, 21, reg_base + RK3399_SOFTRST_CON(0),
1562                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1563 
1564         rockchip_register_restart_notifier(ctx, RK3399_GLB_SRST_FST, NULL);
1565 
1566         rockchip_clk_of_add_provider(np, ctx);
1567 }
1568 CLK_OF_DECLARE(rk3399_cru, "rockchip,rk3399-cru", rk3399_clk_init);
1569 
1570 static void __init rk3399_pmu_clk_init(struct device_node *np)
1571 {
1572         struct rockchip_clk_provider *ctx;
1573         void __iomem *reg_base;
1574 
1575         reg_base = of_iomap(np, 0);
1576         if (!reg_base) {
1577                 pr_err("%s: could not map cru pmu region\n", __func__);
1578                 return;
1579         }
1580 
1581         ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
1582         if (IS_ERR(ctx)) {
1583                 pr_err("%s: rockchip pmu clk init failed\n", __func__);
1584                 iounmap(reg_base);
1585                 return;
1586         }
1587 
1588         rockchip_clk_register_plls(ctx, rk3399_pmu_pll_clks,
1589                                    ARRAY_SIZE(rk3399_pmu_pll_clks), -1);
1590 
1591         rockchip_clk_register_branches(ctx, rk3399_clk_pmu_branches,
1592                                   ARRAY_SIZE(rk3399_clk_pmu_branches));
1593 
1594         rockchip_clk_protect_critical(rk3399_pmucru_critical_clocks,
1595                                   ARRAY_SIZE(rk3399_pmucru_critical_clocks));
1596 
1597         rockchip_register_softrst(np, 2, reg_base + RK3399_PMU_SOFTRST_CON(0),
1598                                   ROCKCHIP_SOFTRST_HIWORD_MASK);
1599 
1600         rockchip_clk_of_add_provider(np, ctx);
1601 }
1602 CLK_OF_DECLARE(rk3399_cru_pmu, "rockchip,rk3399-pmucru", rk3399_pmu_clk_init);

/* [<][>][^][v][top][bottom][index][help] */