This source file includes following definitions.
- mips_cpc_probe
- mips_cpc_present
- CPC_CX_ACCESSOR_RW
- mips_cpc_unlock_other
1
2
3
4
5
6
7 #ifndef __MIPS_ASM_MIPS_CPS_H__
8 # error Please include asm/mips-cps.h rather than asm/mips-cpc.h
9 #endif
10
11 #ifndef __MIPS_ASM_MIPS_CPC_H__
12 #define __MIPS_ASM_MIPS_CPC_H__
13
14 #include <linux/bitops.h>
15 #include <linux/errno.h>
16
17
18 extern void __iomem *mips_cpc_base;
19
20
21
22
23
24
25
26
27
28 extern phys_addr_t mips_cpc_default_phys_base(void);
29
30
31
32
33
34
35
36 #ifdef CONFIG_MIPS_CPC
37 extern int mips_cpc_probe(void);
38 #else
39 static inline int mips_cpc_probe(void)
40 {
41 return -ENODEV;
42 }
43 #endif
44
45
46
47
48
49
50 static inline bool mips_cpc_present(void)
51 {
52 #ifdef CONFIG_MIPS_CPC
53 return mips_cpc_base != NULL;
54 #else
55 return false;
56 #endif
57 }
58
59
60 #define MIPS_CPC_GCB_OFS 0x0000
61 #define MIPS_CPC_CLCB_OFS 0x2000
62 #define MIPS_CPC_COCB_OFS 0x4000
63
64 #define CPC_ACCESSOR_RO(sz, off, name) \
65 CPS_ACCESSOR_RO(cpc, sz, MIPS_CPC_GCB_OFS + off, name) \
66 CPS_ACCESSOR_RO(cpc, sz, MIPS_CPC_COCB_OFS + off, redir_##name)
67
68 #define CPC_ACCESSOR_RW(sz, off, name) \
69 CPS_ACCESSOR_RW(cpc, sz, MIPS_CPC_GCB_OFS + off, name) \
70 CPS_ACCESSOR_RW(cpc, sz, MIPS_CPC_COCB_OFS + off, redir_##name)
71
72 #define CPC_CX_ACCESSOR_RO(sz, off, name) \
73 CPS_ACCESSOR_RO(cpc, sz, MIPS_CPC_CLCB_OFS + off, cl_##name) \
74 CPS_ACCESSOR_RO(cpc, sz, MIPS_CPC_COCB_OFS + off, co_##name)
75
76 #define CPC_CX_ACCESSOR_RW(sz, off, name) \
77 CPS_ACCESSOR_RW(cpc, sz, MIPS_CPC_CLCB_OFS + off, cl_##name) \
78 CPS_ACCESSOR_RW(cpc, sz, MIPS_CPC_COCB_OFS + off, co_##name)
79
80
81 CPC_ACCESSOR_RW(32, 0x000, access)
82
83
84 CPC_ACCESSOR_RW(32, 0x008, seqdel)
85
86
87 CPC_ACCESSOR_RW(32, 0x010, rail)
88
89
90 CPC_ACCESSOR_RW(32, 0x018, resetlen)
91
92
93 CPC_ACCESSOR_RO(32, 0x020, revision)
94
95
96 CPC_ACCESSOR_RW(32, 0x030, pwrup_ctl)
97 #define CPC_PWRUP_CTL_CM_PWRUP BIT(0)
98
99
100 CPC_ACCESSOR_RW(64, 0x138, config)
101
102
103 CPC_ACCESSOR_RW(32, 0x140, sys_config)
104 #define CPC_SYS_CONFIG_BE_IMMEDIATE BIT(2)
105 #define CPC_SYS_CONFIG_BE_STATUS BIT(1)
106 #define CPC_SYS_CONFIG_BE BIT(0)
107
108
109 CPC_CX_ACCESSOR_RW(32, 0x000, cmd)
110 #define CPC_Cx_CMD GENMASK(3, 0)
111 #define CPC_Cx_CMD_CLOCKOFF 0x1
112 #define CPC_Cx_CMD_PWRDOWN 0x2
113 #define CPC_Cx_CMD_PWRUP 0x3
114 #define CPC_Cx_CMD_RESET 0x4
115
116
117 CPC_CX_ACCESSOR_RW(32, 0x008, stat_conf)
118 #define CPC_Cx_STAT_CONF_PWRUPE BIT(23)
119 #define CPC_Cx_STAT_CONF_SEQSTATE GENMASK(22, 19)
120 #define CPC_Cx_STAT_CONF_SEQSTATE_D0 0x0
121 #define CPC_Cx_STAT_CONF_SEQSTATE_U0 0x1
122 #define CPC_Cx_STAT_CONF_SEQSTATE_U1 0x2
123 #define CPC_Cx_STAT_CONF_SEQSTATE_U2 0x3
124 #define CPC_Cx_STAT_CONF_SEQSTATE_U3 0x4
125 #define CPC_Cx_STAT_CONF_SEQSTATE_U4 0x5
126 #define CPC_Cx_STAT_CONF_SEQSTATE_U5 0x6
127 #define CPC_Cx_STAT_CONF_SEQSTATE_U6 0x7
128 #define CPC_Cx_STAT_CONF_SEQSTATE_D1 0x8
129 #define CPC_Cx_STAT_CONF_SEQSTATE_D3 0x9
130 #define CPC_Cx_STAT_CONF_SEQSTATE_D2 0xa
131 #define CPC_Cx_STAT_CONF_CLKGAT_IMPL BIT(17)
132 #define CPC_Cx_STAT_CONF_PWRDN_IMPL BIT(16)
133 #define CPC_Cx_STAT_CONF_EJTAG_PROBE BIT(15)
134
135
136 CPC_CX_ACCESSOR_RW(32, 0x010, other)
137 #define CPC_Cx_OTHER_CORENUM GENMASK(23, 16)
138
139
140 CPC_CX_ACCESSOR_RW(32, 0x020, vp_stop)
141
142
143 CPC_CX_ACCESSOR_RW(32, 0x028, vp_run)
144
145
146 CPC_CX_ACCESSOR_RW(32, 0x030, vp_running)
147
148
149 CPC_CX_ACCESSOR_RW(32, 0x090, config)
150
151 #ifdef CONFIG_MIPS_CPC
152
153
154
155
156
157
158
159
160
161
162 extern void mips_cpc_lock_other(unsigned int core);
163
164
165
166
167
168
169
170 extern void mips_cpc_unlock_other(void);
171
172 #else
173
174 static inline void mips_cpc_lock_other(unsigned int core) { }
175 static inline void mips_cpc_unlock_other(void) { }
176
177 #endif
178
179 #endif