This source file includes following definitions.
- mmci_dctrl_blksz
- qcom_variant_init
- sdmmc_variant_init
1
2
3
4
5
6
7 #define MMCIPOWER 0x000
8 #define MCI_PWR_OFF 0x00
9 #define MCI_PWR_UP 0x02
10 #define MCI_PWR_ON 0x03
11 #define MCI_OD (1 << 6)
12 #define MCI_ROD (1 << 7)
13
14
15
16
17 #define MCI_ST_DATA2DIREN (1 << 2)
18 #define MCI_ST_CMDDIREN (1 << 3)
19 #define MCI_ST_DATA0DIREN (1 << 4)
20 #define MCI_ST_DATA31DIREN (1 << 5)
21 #define MCI_ST_FBCLKEN (1 << 7)
22 #define MCI_ST_DATA74DIREN (1 << 8)
23
24
25
26
27 #define MCI_STM32_PWR_CYC 0x02
28 #define MCI_STM32_VSWITCH BIT(2)
29 #define MCI_STM32_VSWITCHEN BIT(3)
30 #define MCI_STM32_DIRPOL BIT(4)
31
32 #define MMCICLOCK 0x004
33 #define MCI_CLK_ENABLE (1 << 8)
34 #define MCI_CLK_PWRSAVE (1 << 9)
35 #define MCI_CLK_BYPASS (1 << 10)
36 #define MCI_4BIT_BUS (1 << 11)
37
38
39
40
41 #define MCI_ST_8BIT_BUS (1 << 12)
42 #define MCI_ST_U300_HWFCEN (1 << 13)
43 #define MCI_ST_UX500_NEG_EDGE (1 << 13)
44 #define MCI_ST_UX500_HWFCEN (1 << 14)
45 #define MCI_ST_UX500_CLK_INV (1 << 15)
46
47 #define MCI_ARM_HWFCEN (1 << 12)
48
49
50 #define MCI_QCOM_CLK_WIDEBUS_8 (BIT(10) | BIT(11))
51 #define MCI_QCOM_CLK_FLOWENA BIT(12)
52 #define MCI_QCOM_CLK_INVERTOUT BIT(13)
53
54
55 #define MCI_QCOM_CLK_SELECT_IN_FBCLK BIT(15)
56 #define MCI_QCOM_CLK_SELECT_IN_DDR_MODE (BIT(14) | BIT(15))
57
58
59 #define MCI_STM32_CLK_CLKDIV_MSK GENMASK(9, 0)
60 #define MCI_STM32_CLK_WIDEBUS_4 BIT(14)
61 #define MCI_STM32_CLK_WIDEBUS_8 BIT(15)
62 #define MCI_STM32_CLK_NEGEDGE BIT(16)
63 #define MCI_STM32_CLK_HWFCEN BIT(17)
64 #define MCI_STM32_CLK_DDR BIT(18)
65 #define MCI_STM32_CLK_BUSSPEED BIT(19)
66 #define MCI_STM32_CLK_SEL_MSK GENMASK(21, 20)
67 #define MCI_STM32_CLK_SELCK (0 << 20)
68 #define MCI_STM32_CLK_SELCKIN (1 << 20)
69 #define MCI_STM32_CLK_SELFBCK (2 << 20)
70
71 #define MMCIARGUMENT 0x008
72
73
74 #define MMCICOMMAND 0x00c
75 #define MCI_CPSM_RESPONSE BIT(6)
76 #define MCI_CPSM_LONGRSP BIT(7)
77 #define MCI_CPSM_INTERRUPT BIT(8)
78 #define MCI_CPSM_PENDING BIT(9)
79 #define MCI_CPSM_ENABLE BIT(10)
80
81 #define MCI_CPSM_ST_SDIO_SUSP BIT(11)
82 #define MCI_CPSM_ST_ENCMD_COMPL BIT(12)
83 #define MCI_CPSM_ST_NIEN BIT(13)
84 #define MCI_CPSM_ST_CE_ATACMD BIT(14)
85
86 #define MCI_CPSM_QCOM_PROGENA BIT(11)
87 #define MCI_CPSM_QCOM_DATCMD BIT(12)
88 #define MCI_CPSM_QCOM_MCIABORT BIT(13)
89 #define MCI_CPSM_QCOM_CCSENABLE BIT(14)
90 #define MCI_CPSM_QCOM_CCSDISABLE BIT(15)
91 #define MCI_CPSM_QCOM_AUTO_CMD19 BIT(16)
92 #define MCI_CPSM_QCOM_AUTO_CMD21 BIT(21)
93
94 #define MCI_CPSM_STM32_CMDTRANS BIT(6)
95 #define MCI_CPSM_STM32_CMDSTOP BIT(7)
96 #define MCI_CPSM_STM32_WAITRESP_MASK GENMASK(9, 8)
97 #define MCI_CPSM_STM32_NORSP (0 << 8)
98 #define MCI_CPSM_STM32_SRSP_CRC (1 << 8)
99 #define MCI_CPSM_STM32_SRSP (2 << 8)
100 #define MCI_CPSM_STM32_LRSP_CRC (3 << 8)
101 #define MCI_CPSM_STM32_ENABLE BIT(12)
102
103 #define MMCIRESPCMD 0x010
104 #define MMCIRESPONSE0 0x014
105 #define MMCIRESPONSE1 0x018
106 #define MMCIRESPONSE2 0x01c
107 #define MMCIRESPONSE3 0x020
108 #define MMCIDATATIMER 0x024
109 #define MMCIDATALENGTH 0x028
110
111
112 #define MMCIDATACTRL 0x02c
113 #define MCI_DPSM_ENABLE BIT(0)
114 #define MCI_DPSM_DIRECTION BIT(1)
115 #define MCI_DPSM_MODE BIT(2)
116 #define MCI_DPSM_DMAENABLE BIT(3)
117 #define MCI_DPSM_BLOCKSIZE BIT(4)
118
119 #define MCI_DPSM_ST_RWSTART BIT(8)
120 #define MCI_DPSM_ST_RWSTOP BIT(9)
121 #define MCI_DPSM_ST_RWMOD BIT(10)
122 #define MCI_DPSM_ST_SDIOEN BIT(11)
123
124 #define MCI_DPSM_ST_DMAREQCTL BIT(12)
125 #define MCI_DPSM_ST_DBOOTMODEEN BIT(13)
126 #define MCI_DPSM_ST_BUSYMODE BIT(14)
127 #define MCI_DPSM_ST_DDRMODE BIT(15)
128
129 #define MCI_DPSM_QCOM_DATA_PEND BIT(17)
130 #define MCI_DPSM_QCOM_RX_DATA_PEND BIT(20)
131
132 #define MCI_DPSM_STM32_MODE_BLOCK (0 << 2)
133 #define MCI_DPSM_STM32_MODE_SDIO (1 << 2)
134 #define MCI_DPSM_STM32_MODE_STREAM (2 << 2)
135 #define MCI_DPSM_STM32_MODE_BLOCK_STOP (3 << 2)
136
137 #define MMCIDATACNT 0x030
138 #define MMCISTATUS 0x034
139 #define MCI_CMDCRCFAIL (1 << 0)
140 #define MCI_DATACRCFAIL (1 << 1)
141 #define MCI_CMDTIMEOUT (1 << 2)
142 #define MCI_DATATIMEOUT (1 << 3)
143 #define MCI_TXUNDERRUN (1 << 4)
144 #define MCI_RXOVERRUN (1 << 5)
145 #define MCI_CMDRESPEND (1 << 6)
146 #define MCI_CMDSENT (1 << 7)
147 #define MCI_DATAEND (1 << 8)
148 #define MCI_STARTBITERR (1 << 9)
149 #define MCI_DATABLOCKEND (1 << 10)
150 #define MCI_CMDACTIVE (1 << 11)
151 #define MCI_TXACTIVE (1 << 12)
152 #define MCI_RXACTIVE (1 << 13)
153 #define MCI_TXFIFOHALFEMPTY (1 << 14)
154 #define MCI_RXFIFOHALFFULL (1 << 15)
155 #define MCI_TXFIFOFULL (1 << 16)
156 #define MCI_RXFIFOFULL (1 << 17)
157 #define MCI_TXFIFOEMPTY (1 << 18)
158 #define MCI_RXFIFOEMPTY (1 << 19)
159 #define MCI_TXDATAAVLBL (1 << 20)
160 #define MCI_RXDATAAVLBL (1 << 21)
161
162 #define MCI_ST_SDIOIT (1 << 22)
163 #define MCI_ST_CEATAEND (1 << 23)
164 #define MCI_ST_CARDBUSY (1 << 24)
165
166 #define MCI_STM32_BUSYD0 BIT(20)
167
168 #define MMCICLEAR 0x038
169 #define MCI_CMDCRCFAILCLR (1 << 0)
170 #define MCI_DATACRCFAILCLR (1 << 1)
171 #define MCI_CMDTIMEOUTCLR (1 << 2)
172 #define MCI_DATATIMEOUTCLR (1 << 3)
173 #define MCI_TXUNDERRUNCLR (1 << 4)
174 #define MCI_RXOVERRUNCLR (1 << 5)
175 #define MCI_CMDRESPENDCLR (1 << 6)
176 #define MCI_CMDSENTCLR (1 << 7)
177 #define MCI_DATAENDCLR (1 << 8)
178 #define MCI_STARTBITERRCLR (1 << 9)
179 #define MCI_DATABLOCKENDCLR (1 << 10)
180
181 #define MCI_ST_SDIOITC (1 << 22)
182 #define MCI_ST_CEATAENDC (1 << 23)
183 #define MCI_ST_BUSYENDC (1 << 24)
184
185 #define MMCIMASK0 0x03c
186 #define MCI_CMDCRCFAILMASK (1 << 0)
187 #define MCI_DATACRCFAILMASK (1 << 1)
188 #define MCI_CMDTIMEOUTMASK (1 << 2)
189 #define MCI_DATATIMEOUTMASK (1 << 3)
190 #define MCI_TXUNDERRUNMASK (1 << 4)
191 #define MCI_RXOVERRUNMASK (1 << 5)
192 #define MCI_CMDRESPENDMASK (1 << 6)
193 #define MCI_CMDSENTMASK (1 << 7)
194 #define MCI_DATAENDMASK (1 << 8)
195 #define MCI_STARTBITERRMASK (1 << 9)
196 #define MCI_DATABLOCKENDMASK (1 << 10)
197 #define MCI_CMDACTIVEMASK (1 << 11)
198 #define MCI_TXACTIVEMASK (1 << 12)
199 #define MCI_RXACTIVEMASK (1 << 13)
200 #define MCI_TXFIFOHALFEMPTYMASK (1 << 14)
201 #define MCI_RXFIFOHALFFULLMASK (1 << 15)
202 #define MCI_TXFIFOFULLMASK (1 << 16)
203 #define MCI_RXFIFOFULLMASK (1 << 17)
204 #define MCI_TXFIFOEMPTYMASK (1 << 18)
205 #define MCI_RXFIFOEMPTYMASK (1 << 19)
206 #define MCI_TXDATAAVLBLMASK (1 << 20)
207 #define MCI_RXDATAAVLBLMASK (1 << 21)
208
209 #define MCI_ST_SDIOITMASK (1 << 22)
210 #define MCI_ST_CEATAENDMASK (1 << 23)
211 #define MCI_ST_BUSYENDMASK (1 << 24)
212
213 #define MCI_STM32_BUSYD0ENDMASK BIT(21)
214
215 #define MMCIMASK1 0x040
216 #define MMCIFIFOCNT 0x048
217 #define MMCIFIFO 0x080
218
219
220 #define MMCI_STM32_IDMACTRLR 0x050
221 #define MMCI_STM32_IDMAEN BIT(0)
222 #define MMCI_STM32_IDMALLIEN BIT(1)
223
224 #define MMCI_STM32_IDMABSIZER 0x054
225 #define MMCI_STM32_IDMABNDT_SHIFT 5
226 #define MMCI_STM32_IDMABNDT_MASK GENMASK(12, 5)
227
228 #define MMCI_STM32_IDMABASE0R 0x058
229
230 #define MMCI_STM32_IDMALAR 0x64
231 #define MMCI_STM32_IDMALA_MASK GENMASK(13, 0)
232 #define MMCI_STM32_ABR BIT(29)
233 #define MMCI_STM32_ULS BIT(30)
234 #define MMCI_STM32_ULA BIT(31)
235
236 #define MMCI_STM32_IDMABAR 0x68
237
238 #define MCI_IRQENABLE \
239 (MCI_CMDCRCFAILMASK | MCI_DATACRCFAILMASK | MCI_CMDTIMEOUTMASK | \
240 MCI_DATATIMEOUTMASK | MCI_TXUNDERRUNMASK | MCI_RXOVERRUNMASK | \
241 MCI_CMDRESPENDMASK | MCI_CMDSENTMASK)
242
243
244 #define MCI_IRQ_PIO_MASK \
245 (MCI_RXFIFOHALFFULLMASK | MCI_RXDATAAVLBLMASK | \
246 MCI_TXFIFOHALFEMPTYMASK)
247
248 #define MCI_IRQ_PIO_STM32_MASK \
249 (MCI_RXFIFOHALFFULLMASK | MCI_TXFIFOHALFEMPTYMASK)
250
251 #define NR_SG 128
252
253 #define MMCI_PINCTRL_STATE_OPENDRAIN "opendrain"
254
255 struct clk;
256 struct dma_chan;
257 struct mmci_host;
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309 struct variant_data {
310 unsigned int clkreg;
311 unsigned int clkreg_enable;
312 unsigned int clkreg_8bit_bus_enable;
313 unsigned int clkreg_neg_edge_enable;
314 unsigned int cmdreg_cpsm_enable;
315 unsigned int cmdreg_lrsp_crc;
316 unsigned int cmdreg_srsp_crc;
317 unsigned int cmdreg_srsp;
318 unsigned int cmdreg_stop;
319 unsigned int datalength_bits;
320 unsigned int fifosize;
321 unsigned int fifohalfsize;
322 unsigned int data_cmd_enable;
323 unsigned int datactrl_mask_ddrmode;
324 unsigned int datactrl_mask_sdio;
325 unsigned int datactrl_blocksz;
326 u8 datactrl_first:1;
327 u8 datacnt_useless:1;
328 u8 st_sdio:1;
329 u8 st_clkdiv:1;
330 u8 stm32_clkdiv:1;
331 u32 pwrreg_powerup;
332 u32 f_max;
333 u8 signal_direction:1;
334 u8 pwrreg_clkgate:1;
335 u8 busy_detect:1;
336 u32 busy_dpsm_flag;
337 u32 busy_detect_flag;
338 u32 busy_detect_mask;
339 u8 pwrreg_nopower:1;
340 u8 explicit_mclk_control:1;
341 u8 qcom_fifo:1;
342 u8 qcom_dml:1;
343 u8 reversed_irq_handling:1;
344 u8 mmcimask1:1;
345 unsigned int irq_pio_mask;
346 u32 start_err;
347 u32 opendrain;
348 u8 dma_lli:1;
349 u32 stm32_idmabsize_mask;
350 void (*init)(struct mmci_host *host);
351 };
352
353
354 struct mmci_host_ops {
355 int (*validate_data)(struct mmci_host *host, struct mmc_data *data);
356 int (*prep_data)(struct mmci_host *host, struct mmc_data *data,
357 bool next);
358 void (*unprep_data)(struct mmci_host *host, struct mmc_data *data,
359 int err);
360 u32 (*get_datactrl_cfg)(struct mmci_host *host);
361 void (*get_next_data)(struct mmci_host *host, struct mmc_data *data);
362 int (*dma_setup)(struct mmci_host *host);
363 void (*dma_release)(struct mmci_host *host);
364 int (*dma_start)(struct mmci_host *host, unsigned int *datactrl);
365 void (*dma_finalize)(struct mmci_host *host, struct mmc_data *data);
366 void (*dma_error)(struct mmci_host *host);
367 void (*set_clkreg)(struct mmci_host *host, unsigned int desired);
368 void (*set_pwrreg)(struct mmci_host *host, unsigned int pwr);
369 };
370
371 struct mmci_host {
372 phys_addr_t phybase;
373 void __iomem *base;
374 struct mmc_request *mrq;
375 struct mmc_command *cmd;
376 struct mmc_command stop_abort;
377 struct mmc_data *data;
378 struct mmc_host *mmc;
379 struct clk *clk;
380 u8 singleirq:1;
381
382 struct reset_control *rst;
383
384 spinlock_t lock;
385
386 unsigned int mclk;
387
388 unsigned int clock_cache;
389 unsigned int cclk;
390 u32 pwr_reg;
391 u32 pwr_reg_add;
392 u32 clk_reg;
393 u32 clk_reg_add;
394 u32 datactrl_reg;
395 u32 busy_status;
396 u32 mask1_reg;
397 u8 vqmmc_enabled:1;
398 struct mmci_platform_data *plat;
399 struct mmci_host_ops *ops;
400 struct variant_data *variant;
401 struct pinctrl *pinctrl;
402 struct pinctrl_state *pins_default;
403 struct pinctrl_state *pins_opendrain;
404
405 u8 hw_designer;
406 u8 hw_revision:4;
407
408 struct timer_list timer;
409 unsigned int oldstat;
410
411
412 struct sg_mapping_iter sg_miter;
413 unsigned int size;
414 int (*get_rx_fifocnt)(struct mmci_host *h, u32 status, int remain);
415
416 u8 use_dma:1;
417 u8 dma_in_progress:1;
418 void *dma_priv;
419
420 s32 next_cookie;
421 };
422
423 #define dma_inprogress(host) ((host)->dma_in_progress)
424
425 void mmci_write_clkreg(struct mmci_host *host, u32 clk);
426 void mmci_write_pwrreg(struct mmci_host *host, u32 pwr);
427
428 static inline u32 mmci_dctrl_blksz(struct mmci_host *host)
429 {
430 return (ffs(host->data->blksz) - 1) << 4;
431 }
432
433 #ifdef CONFIG_DMA_ENGINE
434 int mmci_dmae_prep_data(struct mmci_host *host, struct mmc_data *data,
435 bool next);
436 void mmci_dmae_unprep_data(struct mmci_host *host, struct mmc_data *data,
437 int err);
438 void mmci_dmae_get_next_data(struct mmci_host *host, struct mmc_data *data);
439 int mmci_dmae_setup(struct mmci_host *host);
440 void mmci_dmae_release(struct mmci_host *host);
441 int mmci_dmae_start(struct mmci_host *host, unsigned int *datactrl);
442 void mmci_dmae_finalize(struct mmci_host *host, struct mmc_data *data);
443 void mmci_dmae_error(struct mmci_host *host);
444 #endif
445
446 #ifdef CONFIG_MMC_QCOM_DML
447 void qcom_variant_init(struct mmci_host *host);
448 #else
449 static inline void qcom_variant_init(struct mmci_host *host) {}
450 #endif
451
452 #ifdef CONFIG_MMC_STM32_SDMMC
453 void sdmmc_variant_init(struct mmci_host *host);
454 #else
455 static inline void sdmmc_variant_init(struct mmci_host *host) {}
456 #endif