1
2
3
4
5
6
7
8 #ifndef _ASM_VM_MMU_H
9 #define _ASM_VM_MMU_H
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24 #define __HVM_PDE_S (0x7 << 0)
25 #define __HVM_PDE_S_4KB 0
26 #define __HVM_PDE_S_16KB 1
27 #define __HVM_PDE_S_64KB 2
28 #define __HVM_PDE_S_256KB 3
29 #define __HVM_PDE_S_1MB 4
30 #define __HVM_PDE_S_4MB 5
31 #define __HVM_PDE_S_16MB 6
32 #define __HVM_PDE_S_INVALID 7
33
34
35 #define __HVM_PDE_PTMASK_4KB 0xfffff000
36 #define __HVM_PDE_PTMASK_16KB 0xfffffc00
37 #define __HVM_PDE_PTMASK_64KB 0xffffff00
38 #define __HVM_PDE_PTMASK_256KB 0xffffffc0
39 #define __HVM_PDE_PTMASK_1MB 0xfffffff0
40
41
42
43
44 #define __HVM_PTE_T (1<<4)
45 #define __HVM_PTE_U (1<<5)
46 #define __HVM_PTE_C (0x7<<6)
47 #define __HVM_PTE_CVAL(pte) (((pte) & __HVM_PTE_C) >> 6)
48 #define __HVM_PTE_R (1<<9)
49 #define __HVM_PTE_W (1<<10)
50 #define __HVM_PTE_X (1<<11)
51
52
53
54
55
56 #define __HEXAGON_C_WB 0x0
57 #define __HEXAGON_C_WT 0x1
58 #define __HEXAGON_C_UNC 0x6
59 #if CONFIG_HEXAGON_ARCH_VERSION >= 2
60 #define __HEXAGON_C_DEV 0x4
61 #else
62 #define __HEXAGON_C_DEV __HEXAGON_C_UNC
63 #endif
64 #define __HEXAGON_C_WT_L2 0x5
65 #define __HEXAGON_C_WB_L2 0x7
66
67
68
69
70
71
72 #define CACHE_DEFAULT __HEXAGON_C_WB_L2
73
74
75
76 #define __HVM_PTE_PGMASK_4KB 0xfffff000
77 #define __HVM_PTE_PGMASK_16KB 0xffffc000
78 #define __HVM_PTE_PGMASK_64KB 0xffff0000
79 #define __HVM_PTE_PGMASK_256KB 0xfffc0000
80 #define __HVM_PTE_PGMASK_1MB 0xfff00000
81
82
83
84 #define __HVM_PTE_PGMASK_4MB 0xffc00000
85 #define __HVM_PTE_PGMASK_16MB 0xff000000
86
87
88
89
90
91
92 #define BIG_KERNEL_PAGE_SHIFT 24
93 #define BIG_KERNEL_PAGE_SIZE (1 << BIG_KERNEL_PAGE_SHIFT)
94
95
96
97 #endif