1
2
3
4
5
6
7
8
9
10
11 #ifndef _UAPI__ASM_ARM_PTRACE_H
12 #define _UAPI__ASM_ARM_PTRACE_H
13
14 #include <asm/hwcap.h>
15
16 #define PTRACE_GETREGS 12
17 #define PTRACE_SETREGS 13
18 #define PTRACE_GETFPREGS 14
19 #define PTRACE_SETFPREGS 15
20
21
22 #define PTRACE_GETWMMXREGS 18
23 #define PTRACE_SETWMMXREGS 19
24
25 #define PTRACE_OLDSETOPTIONS 21
26 #define PTRACE_GET_THREAD_AREA 22
27 #define PTRACE_SET_SYSCALL 23
28
29 #define PTRACE_GETCRUNCHREGS 25
30 #define PTRACE_SETCRUNCHREGS 26
31 #define PTRACE_GETVFPREGS 27
32 #define PTRACE_SETVFPREGS 28
33 #define PTRACE_GETHBPREGS 29
34 #define PTRACE_SETHBPREGS 30
35 #define PTRACE_GETFDPIC 31
36
37 #define PTRACE_GETFDPIC_EXEC 0
38 #define PTRACE_GETFDPIC_INTERP 1
39
40
41
42
43
44 #define USR26_MODE 0x00000000
45 #define FIQ26_MODE 0x00000001
46 #define IRQ26_MODE 0x00000002
47 #define SVC26_MODE 0x00000003
48 #if defined(__KERNEL__) && defined(CONFIG_CPU_V7M)
49
50
51
52
53 #define USR_MODE 0x00000000
54 #define SVC_MODE 0x00000000
55 #else
56 #define USR_MODE 0x00000010
57 #define SVC_MODE 0x00000013
58 #endif
59 #define FIQ_MODE 0x00000011
60 #define IRQ_MODE 0x00000012
61 #define MON_MODE 0x00000016
62 #define ABT_MODE 0x00000017
63 #define HYP_MODE 0x0000001a
64 #define UND_MODE 0x0000001b
65 #define SYSTEM_MODE 0x0000001f
66 #define MODE32_BIT 0x00000010
67 #define MODE_MASK 0x0000001f
68
69 #define V4_PSR_T_BIT 0x00000020
70 #define V7M_PSR_T_BIT 0x01000000
71 #if defined(__KERNEL__) && defined(CONFIG_CPU_V7M)
72 #define PSR_T_BIT V7M_PSR_T_BIT
73 #else
74
75 #define PSR_T_BIT V4_PSR_T_BIT
76 #endif
77
78 #define PSR_F_BIT 0x00000040
79 #define PSR_I_BIT 0x00000080
80 #define PSR_A_BIT 0x00000100
81 #define PSR_E_BIT 0x00000200
82 #define PSR_J_BIT 0x01000000
83 #define PSR_Q_BIT 0x08000000
84 #define PSR_V_BIT 0x10000000
85 #define PSR_C_BIT 0x20000000
86 #define PSR_Z_BIT 0x40000000
87 #define PSR_N_BIT 0x80000000
88
89
90
91
92 #define PSR_f 0xff000000
93 #define PSR_s 0x00ff0000
94 #define PSR_x 0x0000ff00
95 #define PSR_c 0x000000ff
96
97
98
99
100 #define APSR_MASK 0xf80f0000
101 #define PSR_ISET_MASK 0x01000010
102 #define PSR_IT_MASK 0x0600fc00
103 #define PSR_ENDIAN_MASK 0x00000200
104
105
106
107
108 #ifdef CONFIG_CPU_ENDIAN_BE8
109 #define PSR_ENDSTATE PSR_E_BIT
110 #else
111 #define PSR_ENDSTATE 0
112 #endif
113
114
115
116
117
118 #define PT_TEXT_ADDR 0x10000
119 #define PT_DATA_ADDR 0x10004
120 #define PT_TEXT_END_ADDR 0x10008
121
122 #ifndef __ASSEMBLY__
123
124
125
126
127
128
129 #ifndef __KERNEL__
130 struct pt_regs {
131 long uregs[18];
132 };
133 #endif
134
135 #define ARM_cpsr uregs[16]
136 #define ARM_pc uregs[15]
137 #define ARM_lr uregs[14]
138 #define ARM_sp uregs[13]
139 #define ARM_ip uregs[12]
140 #define ARM_fp uregs[11]
141 #define ARM_r10 uregs[10]
142 #define ARM_r9 uregs[9]
143 #define ARM_r8 uregs[8]
144 #define ARM_r7 uregs[7]
145 #define ARM_r6 uregs[6]
146 #define ARM_r5 uregs[5]
147 #define ARM_r4 uregs[4]
148 #define ARM_r3 uregs[3]
149 #define ARM_r2 uregs[2]
150 #define ARM_r1 uregs[1]
151 #define ARM_r0 uregs[0]
152 #define ARM_ORIG_r0 uregs[17]
153
154
155
156
157
158 #define ARM_VFPREGS_SIZE ( 32 * 8 + 4 )
159
160
161 #endif
162
163 #endif