1
2
3
4
5
6
7
8
9
10
11 #ifndef _XTENSA_CORE_CONFIGURATION_H
12 #define _XTENSA_CORE_CONFIGURATION_H
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29 #define XCHAL_HAVE_BE 0
30 #define XCHAL_HAVE_WINDOWED 1
31 #define XCHAL_NUM_AREGS 32
32 #define XCHAL_NUM_AREGS_LOG2 5
33 #define XCHAL_MAX_INSTRUCTION_SIZE 3
34 #define XCHAL_HAVE_DEBUG 1
35 #define XCHAL_HAVE_DENSITY 1
36 #define XCHAL_HAVE_LOOPS 1
37 #define XCHAL_HAVE_NSA 1
38 #define XCHAL_HAVE_MINMAX 1
39 #define XCHAL_HAVE_SEXT 1
40 #define XCHAL_HAVE_CLAMPS 1
41 #define XCHAL_HAVE_MUL16 1
42 #define XCHAL_HAVE_MUL32 1
43 #define XCHAL_HAVE_MUL32_HIGH 0
44 #define XCHAL_HAVE_DIV32 1
45 #define XCHAL_HAVE_L32R 1
46 #define XCHAL_HAVE_ABSOLUTE_LITERALS 1
47 #define XCHAL_HAVE_CONST16 0
48 #define XCHAL_HAVE_ADDX 1
49 #define XCHAL_HAVE_WIDE_BRANCHES 0
50 #define XCHAL_HAVE_PREDICTED_BRANCHES 0
51 #define XCHAL_HAVE_CALL4AND12 1
52 #define XCHAL_HAVE_ABS 1
53
54
55 #define XCHAL_HAVE_RELEASE_SYNC 1
56 #define XCHAL_HAVE_S32C1I 1
57 #define XCHAL_HAVE_SPECULATION 0
58 #define XCHAL_HAVE_FULL_RESET 1
59 #define XCHAL_NUM_CONTEXTS 1
60 #define XCHAL_NUM_MISC_REGS 2
61 #define XCHAL_HAVE_TAP_MASTER 0
62 #define XCHAL_HAVE_PRID 1
63 #define XCHAL_HAVE_THREADPTR 1
64 #define XCHAL_HAVE_BOOLEANS 0
65 #define XCHAL_HAVE_CP 1
66 #define XCHAL_CP_MAXCFG 8
67 #define XCHAL_HAVE_MAC16 1
68 #define XCHAL_HAVE_VECTORFPU2005 0
69 #define XCHAL_HAVE_FP 0
70 #define XCHAL_HAVE_VECTRA1 0
71 #define XCHAL_HAVE_VECTRALX 0
72 #define XCHAL_HAVE_HIFI2 0
73
74
75
76
77
78
79 #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8
80 #define XCHAL_INST_FETCH_WIDTH 4
81 #define XCHAL_DATA_WIDTH 4
82
83 #define XCHAL_UNALIGNED_LOAD_EXCEPTION 1
84 #define XCHAL_UNALIGNED_STORE_EXCEPTION 1
85
86 #define XCHAL_SW_VERSION 701001
87
88 #define XCHAL_CORE_ID "dc232b"
89
90
91
92 #define XCHAL_CORE_DESCRIPTION "Diamond 232L Standard Core Rev.B (LE)"
93 #define XCHAL_BUILD_UNIQUE_ID 0x0000BEEF
94
95
96
97
98 #define XCHAL_HW_CONFIGID0 0xC56307FE
99 #define XCHAL_HW_CONFIGID1 0x0D40BEEF
100 #define XCHAL_HW_VERSION_NAME "LX2.1.1"
101 #define XCHAL_HW_VERSION_MAJOR 2210
102 #define XCHAL_HW_VERSION_MINOR 1
103 #define XCHAL_HW_VERSION 221001
104 #define XCHAL_HW_REL_LX2 1
105 #define XCHAL_HW_REL_LX2_1 1
106 #define XCHAL_HW_REL_LX2_1_1 1
107 #define XCHAL_HW_CONFIGID_RELIABLE 1
108
109 #define XCHAL_HW_MIN_VERSION_MAJOR 2210
110 #define XCHAL_HW_MIN_VERSION_MINOR 1
111 #define XCHAL_HW_MIN_VERSION 221001
112 #define XCHAL_HW_MAX_VERSION_MAJOR 2210
113 #define XCHAL_HW_MAX_VERSION_MINOR 1
114 #define XCHAL_HW_MAX_VERSION 221001
115
116
117
118
119
120
121 #define XCHAL_ICACHE_LINESIZE 32
122 #define XCHAL_DCACHE_LINESIZE 32
123 #define XCHAL_ICACHE_LINEWIDTH 5
124 #define XCHAL_DCACHE_LINEWIDTH 5
125
126 #define XCHAL_ICACHE_SIZE 16384
127 #define XCHAL_DCACHE_SIZE 16384
128
129 #define XCHAL_DCACHE_IS_WRITEBACK 1
130
131
132
133
134
135
136
137
138
139 #ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY
140
141
142
143
144
145 #define XCHAL_HAVE_PIF 1
146
147
148
149
150 #define XCHAL_ICACHE_SETWIDTH 7
151 #define XCHAL_DCACHE_SETWIDTH 7
152
153
154 #define XCHAL_ICACHE_WAYS 4
155 #define XCHAL_DCACHE_WAYS 4
156
157
158 #define XCHAL_ICACHE_LINE_LOCKABLE 1
159 #define XCHAL_DCACHE_LINE_LOCKABLE 1
160 #define XCHAL_ICACHE_ECC_PARITY 0
161 #define XCHAL_DCACHE_ECC_PARITY 0
162
163
164 #define XCHAL_CA_BITS 4
165
166
167
168
169
170
171 #define XCHAL_NUM_INSTROM 0
172 #define XCHAL_NUM_INSTRAM 0
173 #define XCHAL_NUM_DATAROM 0
174 #define XCHAL_NUM_DATARAM 0
175 #define XCHAL_NUM_URAM 0
176 #define XCHAL_NUM_XLMI 0
177
178
179
180
181
182
183 #define XCHAL_HAVE_INTERRUPTS 1
184 #define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1
185 #define XCHAL_HAVE_NMI 1
186 #define XCHAL_HAVE_CCOUNT 1
187 #define XCHAL_NUM_TIMERS 3
188 #define XCHAL_NUM_INTERRUPTS 22
189 #define XCHAL_NUM_INTERRUPTS_LOG2 5
190 #define XCHAL_NUM_EXTINTERRUPTS 17
191 #define XCHAL_NUM_INTLEVELS 6
192
193 #define XCHAL_EXCM_LEVEL 3
194
195
196
197 #define XCHAL_INTLEVEL1_MASK 0x001F80FF
198 #define XCHAL_INTLEVEL2_MASK 0x00000100
199 #define XCHAL_INTLEVEL3_MASK 0x00200E00
200 #define XCHAL_INTLEVEL4_MASK 0x00001000
201 #define XCHAL_INTLEVEL5_MASK 0x00002000
202 #define XCHAL_INTLEVEL6_MASK 0x00000000
203 #define XCHAL_INTLEVEL7_MASK 0x00004000
204
205
206 #define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x001F80FF
207 #define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x001F81FF
208 #define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x003F8FFF
209 #define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x003F9FFF
210 #define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x003FBFFF
211 #define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x003FBFFF
212 #define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x003FFFFF
213
214
215 #define XCHAL_INT0_LEVEL 1
216 #define XCHAL_INT1_LEVEL 1
217 #define XCHAL_INT2_LEVEL 1
218 #define XCHAL_INT3_LEVEL 1
219 #define XCHAL_INT4_LEVEL 1
220 #define XCHAL_INT5_LEVEL 1
221 #define XCHAL_INT6_LEVEL 1
222 #define XCHAL_INT7_LEVEL 1
223 #define XCHAL_INT8_LEVEL 2
224 #define XCHAL_INT9_LEVEL 3
225 #define XCHAL_INT10_LEVEL 3
226 #define XCHAL_INT11_LEVEL 3
227 #define XCHAL_INT12_LEVEL 4
228 #define XCHAL_INT13_LEVEL 5
229 #define XCHAL_INT14_LEVEL 7
230 #define XCHAL_INT15_LEVEL 1
231 #define XCHAL_INT16_LEVEL 1
232 #define XCHAL_INT17_LEVEL 1
233 #define XCHAL_INT18_LEVEL 1
234 #define XCHAL_INT19_LEVEL 1
235 #define XCHAL_INT20_LEVEL 1
236 #define XCHAL_INT21_LEVEL 3
237 #define XCHAL_DEBUGLEVEL 6
238 #define XCHAL_HAVE_DEBUG_EXTERN_INT 1
239 #define XCHAL_NMILEVEL 7
240
241
242
243 #define XCHAL_INT0_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
244 #define XCHAL_INT1_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
245 #define XCHAL_INT2_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
246 #define XCHAL_INT3_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
247 #define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
248 #define XCHAL_INT5_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
249 #define XCHAL_INT6_TYPE XTHAL_INTTYPE_TIMER
250 #define XCHAL_INT7_TYPE XTHAL_INTTYPE_SOFTWARE
251 #define XCHAL_INT8_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
252 #define XCHAL_INT9_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
253 #define XCHAL_INT10_TYPE XTHAL_INTTYPE_TIMER
254 #define XCHAL_INT11_TYPE XTHAL_INTTYPE_SOFTWARE
255 #define XCHAL_INT12_TYPE XTHAL_INTTYPE_EXTERN_LEVEL
256 #define XCHAL_INT13_TYPE XTHAL_INTTYPE_TIMER
257 #define XCHAL_INT14_TYPE XTHAL_INTTYPE_NMI
258 #define XCHAL_INT15_TYPE XTHAL_INTTYPE_EXTERN_EDGE
259 #define XCHAL_INT16_TYPE XTHAL_INTTYPE_EXTERN_EDGE
260 #define XCHAL_INT17_TYPE XTHAL_INTTYPE_EXTERN_EDGE
261 #define XCHAL_INT18_TYPE XTHAL_INTTYPE_EXTERN_EDGE
262 #define XCHAL_INT19_TYPE XTHAL_INTTYPE_EXTERN_EDGE
263 #define XCHAL_INT20_TYPE XTHAL_INTTYPE_EXTERN_EDGE
264 #define XCHAL_INT21_TYPE XTHAL_INTTYPE_EXTERN_EDGE
265
266
267 #define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFC00000
268 #define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000880
269 #define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x003F8000
270 #define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0000133F
271 #define XCHAL_INTTYPE_MASK_TIMER 0x00002440
272 #define XCHAL_INTTYPE_MASK_NMI 0x00004000
273 #define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000
274
275
276 #define XCHAL_TIMER0_INTERRUPT 6
277 #define XCHAL_TIMER1_INTERRUPT 10
278 #define XCHAL_TIMER2_INTERRUPT 13
279 #define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED
280 #define XCHAL_NMI_INTERRUPT 14
281
282
283 #define XCHAL_INTLEVEL2_NUM 8
284 #define XCHAL_INTLEVEL4_NUM 12
285 #define XCHAL_INTLEVEL5_NUM 13
286 #define XCHAL_INTLEVEL7_NUM 14
287
288
289
290
291
292
293
294
295
296
297
298
299
300 #define XCHAL_EXTINT0_NUM 0
301 #define XCHAL_EXTINT1_NUM 1
302 #define XCHAL_EXTINT2_NUM 2
303 #define XCHAL_EXTINT3_NUM 3
304 #define XCHAL_EXTINT4_NUM 4
305 #define XCHAL_EXTINT5_NUM 5
306 #define XCHAL_EXTINT6_NUM 8
307 #define XCHAL_EXTINT7_NUM 9
308 #define XCHAL_EXTINT8_NUM 12
309 #define XCHAL_EXTINT9_NUM 14
310 #define XCHAL_EXTINT10_NUM 15
311 #define XCHAL_EXTINT11_NUM 16
312 #define XCHAL_EXTINT12_NUM 17
313 #define XCHAL_EXTINT13_NUM 18
314 #define XCHAL_EXTINT14_NUM 19
315 #define XCHAL_EXTINT15_NUM 20
316 #define XCHAL_EXTINT16_NUM 21
317
318
319
320
321
322
323 #define XCHAL_XEA_VERSION 2
324
325
326
327 #define XCHAL_HAVE_XEA1 0
328 #define XCHAL_HAVE_XEA2 1
329 #define XCHAL_HAVE_XEAX 0
330 #define XCHAL_HAVE_EXCEPTIONS 1
331 #define XCHAL_HAVE_MEM_ECC_PARITY 0
332 #define XCHAL_HAVE_VECTOR_SELECT 1
333 #define XCHAL_HAVE_VECBASE 1
334 #define XCHAL_VECBASE_RESET_VADDR 0xD0000000
335 #define XCHAL_VECBASE_RESET_PADDR 0x00000000
336 #define XCHAL_RESET_VECBASE_OVERLAP 0
337
338 #define XCHAL_RESET_VECTOR0_VADDR 0xFE000000
339 #define XCHAL_RESET_VECTOR0_PADDR 0xFE000000
340 #define XCHAL_RESET_VECTOR1_VADDR 0xD8000500
341 #define XCHAL_RESET_VECTOR1_PADDR 0x00000500
342 #define XCHAL_RESET_VECTOR_VADDR 0xFE000000
343 #define XCHAL_RESET_VECTOR_PADDR 0xFE000000
344 #define XCHAL_USER_VECOFS 0x00000340
345 #define XCHAL_USER_VECTOR_VADDR 0xD0000340
346 #define XCHAL_USER_VECTOR_PADDR 0x00000340
347 #define XCHAL_KERNEL_VECOFS 0x00000300
348 #define XCHAL_KERNEL_VECTOR_VADDR 0xD0000300
349 #define XCHAL_KERNEL_VECTOR_PADDR 0x00000300
350 #define XCHAL_DOUBLEEXC_VECOFS 0x000003C0
351 #define XCHAL_DOUBLEEXC_VECTOR_VADDR 0xD00003C0
352 #define XCHAL_DOUBLEEXC_VECTOR_PADDR 0x000003C0
353 #define XCHAL_WINDOW_OF4_VECOFS 0x00000000
354 #define XCHAL_WINDOW_UF4_VECOFS 0x00000040
355 #define XCHAL_WINDOW_OF8_VECOFS 0x00000080
356 #define XCHAL_WINDOW_UF8_VECOFS 0x000000C0
357 #define XCHAL_WINDOW_OF12_VECOFS 0x00000100
358 #define XCHAL_WINDOW_UF12_VECOFS 0x00000140
359 #define XCHAL_WINDOW_VECTORS_VADDR 0xD0000000
360 #define XCHAL_WINDOW_VECTORS_PADDR 0x00000000
361 #define XCHAL_INTLEVEL2_VECOFS 0x00000180
362 #define XCHAL_INTLEVEL2_VECTOR_VADDR 0xD0000180
363 #define XCHAL_INTLEVEL2_VECTOR_PADDR 0x00000180
364 #define XCHAL_INTLEVEL3_VECOFS 0x000001C0
365 #define XCHAL_INTLEVEL3_VECTOR_VADDR 0xD00001C0
366 #define XCHAL_INTLEVEL3_VECTOR_PADDR 0x000001C0
367 #define XCHAL_INTLEVEL4_VECOFS 0x00000200
368 #define XCHAL_INTLEVEL4_VECTOR_VADDR 0xD0000200
369 #define XCHAL_INTLEVEL4_VECTOR_PADDR 0x00000200
370 #define XCHAL_INTLEVEL5_VECOFS 0x00000240
371 #define XCHAL_INTLEVEL5_VECTOR_VADDR 0xD0000240
372 #define XCHAL_INTLEVEL5_VECTOR_PADDR 0x00000240
373 #define XCHAL_INTLEVEL6_VECOFS 0x00000280
374 #define XCHAL_INTLEVEL6_VECTOR_VADDR 0xD0000280
375 #define XCHAL_INTLEVEL6_VECTOR_PADDR 0x00000280
376 #define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL6_VECOFS
377 #define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL6_VECTOR_VADDR
378 #define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL6_VECTOR_PADDR
379 #define XCHAL_NMI_VECOFS 0x000002C0
380 #define XCHAL_NMI_VECTOR_VADDR 0xD00002C0
381 #define XCHAL_NMI_VECTOR_PADDR 0x000002C0
382 #define XCHAL_INTLEVEL7_VECOFS XCHAL_NMI_VECOFS
383 #define XCHAL_INTLEVEL7_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR
384 #define XCHAL_INTLEVEL7_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR
385
386
387
388
389
390
391 #define XCHAL_HAVE_OCD 1
392 #define XCHAL_NUM_IBREAK 2
393 #define XCHAL_NUM_DBREAK 2
394 #define XCHAL_HAVE_OCD_DIR_ARRAY 1
395
396
397
398
399
400
401
402
403 #define XCHAL_HAVE_TLBS 1
404 #define XCHAL_HAVE_SPANNING_WAY 0
405 #define XCHAL_HAVE_IDENTITY_MAP 0
406 #define XCHAL_HAVE_CACHEATTR 0
407 #define XCHAL_HAVE_MIMIC_CACHEATTR 0
408 #define XCHAL_HAVE_XLT_CACHEATTR 0
409 #define XCHAL_HAVE_PTP_MMU 1
410
411
412
413 #define XCHAL_ITLB_ARF_ENTRIES_LOG2 2
414 #define XCHAL_DTLB_ARF_ENTRIES_LOG2 2
415
416 #define XCHAL_MMU_ASID_BITS 8
417 #define XCHAL_MMU_RINGS 4
418 #define XCHAL_MMU_RING_BITS 2
419
420 #endif
421
422
423 #endif
424