dib0090_write_reg  323 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, r++, *b++);
dib0090_write_reg  515 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x24, EN_PLL | EN_CRYSTAL);
dib0090_write_reg  519 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x1b, EN_DIGCLK | EN_PLL | EN_CRYSTAL);	/* PLL, DIG_CLK and CRYSTAL remain */
dib0090_write_reg  521 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x20, ((cfg->io.adc_clock_ratio - 1) << 11) | (0 << 10) | (1 << 9) | (1 << 8) | (0 << 4) | 0);
dib0090_write_reg  523 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x23, (0 << 15) | ((!cfg->analog_output) << 14) | (2 << 10) | (1 << 9) | (0 << 8)
dib0090_write_reg  526 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x23, (0 << 15) | ((!cfg->analog_output) << 14) | (2 << 10) | (1 << 9) | (0 << 8)
dib0090_write_reg  538 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x21, PllCfg);
dib0090_write_reg  542 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x21, PllCfg);
dib0090_write_reg  546 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x21, PllCfg);
dib0090_write_reg  550 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x21, PllCfg);
dib0090_write_reg  567 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x21, PllCfg);
dib0090_write_reg  572 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x21, PllCfg);
dib0090_write_reg  656 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x23, dib0090_read_reg(state, 0x23) | (1 << 14));
dib0090_write_reg  672 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x04, 0);
dib0090_write_reg  674 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x04, 1);
dib0090_write_reg 1015 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, gain_reg_addr[i], v);
dib0090_write_reg 1035 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x2a, 0xffff);
dib0090_write_reg 1055 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x33, 0xffff);
dib0090_write_reg 1122 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x32, (en_pwm_rf_mux << 12) | (en_pwm_rf_mux << 11));
dib0090_write_reg 1126 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x04, 3);
dib0090_write_reg 1128 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x04, 1);
dib0090_write_reg 1129 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x39, (1 << 10)); /* 0 gain by default */
dib0090_write_reg 1138 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x04, DC_servo_cutoff);
dib0090_write_reg 1162 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x04, 0x0);
dib0090_write_reg 1190 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x32, 0);
dib0090_write_reg 1191 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x39, 0);
dib0090_write_reg 1280 drivers/media/dvb-frontends/dib0090.c 						dib0090_write_reg(state, 0x02, (1 << 15) | (15 << 11) | (31 << 6) | (63));	/* cap value = 63 : narrow BB filter : Fc = 1.8MHz */
dib0090_write_reg 1281 drivers/media/dvb-frontends/dib0090.c 						dib0090_write_reg(state, 0x04, 0x0);
dib0090_write_reg 1285 drivers/media/dvb-frontends/dib0090.c 						dib0090_write_reg(state, 0x02, (1 << 15) | (3 << 11) | (6 << 6) | (32));
dib0090_write_reg 1286 drivers/media/dvb-frontends/dib0090.c 						dib0090_write_reg(state, 0x04, 0x01);	/*0 = 1KHz ; 1 = 150Hz ; 2 = 50Hz ; 3 = 50KHz ; 4 = servo fast */
dib0090_write_reg 1352 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x10, state->wbdmux);
dib0090_write_reg 1378 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x0b, (dib0090_read_reg(state, 0x0b) & 0xfff8)
dib0090_write_reg 1389 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x09, (dib0090_read_reg(state, 0x09) & 0x7fff)
dib0090_write_reg 1487 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, r, pgm_read_word(n++));
dib0090_write_reg 1513 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x22, 0x10);
dib0090_write_reg 1539 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x13, (h << 10));
dib0090_write_reg 1541 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x2, e2); /* Load the BB_2 */
dib0090_write_reg 1560 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x1b, (EN_IQADC | EN_BB | EN_BIAS | EN_DIGCLK | EN_PLL | EN_CRYSTAL));
dib0090_write_reg 1562 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x1b, (EN_DIGCLK | EN_PLL | EN_CRYSTAL));
dib0090_write_reg 1568 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x18, 0x2910);  /* charge pump current = 0 */
dib0090_write_reg 1579 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x14,
dib0090_write_reg 1582 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x14, 1);
dib0090_write_reg 1584 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x14, 2);
dib0090_write_reg 1601 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x1f, 0x7);
dib0090_write_reg 1609 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x1f, 0x4);
dib0090_write_reg 1667 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, state->dc->addr, *val);
dib0090_write_reg 1685 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x24, reg);
dib0090_write_reg 1688 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x10, (state->wbdmux & ~(0xff << 3)) | (0x7 << 3) | 0x3);
dib0090_write_reg 1689 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x23, dib0090_read_reg(state, 0x23) & ~(1 << 14));
dib0090_write_reg 1700 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x01, state->dc->bb1);
dib0090_write_reg 1701 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x07, state->bb7 | (state->dc->i << 7));
dib0090_write_reg 1763 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x07, state->bb7 & ~0x0008);
dib0090_write_reg 1764 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x1f, 0x7);
dib0090_write_reg 1798 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x10, 0x1b81 | (1 << 10) | (wbd_gain << 13) | (1 << 3));
dib0090_write_reg 1800 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x24, ((EN_UHF & 0x0fff) | (1 << 1)));
dib0090_write_reg 1834 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x01, state->bb_1_def);	/* be sure that we have the right bb-filter */
dib0090_write_reg 1836 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x03, 0x6008);	/* = 0x6008 : vcm3_trim = 1 ; filter2_gm1_trim = 8 ; filter2_cutoff_freq = 0 */
dib0090_write_reg 1837 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x04, 0x1);	/* 0 = 1KHz ; 1 = 50Hz ; 2 = 150Hz ; 3 = 50KHz ; 4 = servo fast */
dib0090_write_reg 1839 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x05, 0x9bcf); /* attenuator_ibias_tri = 2 ; input_stage_ibias_tr = 1 ; nc = 11 ; ext_gm_trim = 1 ; obuf_ibias_trim = 4 ; filter13_gm2_ibias_t = 15 */
dib0090_write_reg 1841 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x02, (5 << 11) | (8 << 6) | (22 & 0x3f));	/* 22 = cap_value */
dib0090_write_reg 1842 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x05, 0xabcd);	/* = 0xabcd : attenuator_ibias_tri = 2 ; input_stage_ibias_tr = 2 ; nc = 11 ; ext_gm_trim = 1 ; obuf_ibias_trim = 4 ; filter13_gm2_ibias_t = 13 */
dib0090_write_reg 2064 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x09, (dib0090_read_reg(state, 0x09) & 0x8000)
dib0090_write_reg 2066 drivers/media/dvb-frontends/dib0090.c 	dib0090_write_reg(state, 0x0b, (dib0090_read_reg(state, 0x0b) & 0xf83f)
dib0090_write_reg 2088 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x10, 0x2B1);
dib0090_write_reg 2089 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x1e, 0x0032);
dib0090_write_reg 2111 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x40, (3 << 7) | (ratio << 2) | (1 << 1) | 1);
dib0090_write_reg 2116 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x18, lo4 | state->captrim);
dib0090_write_reg 2125 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x40, 0x18c | (0 << 1) | 0);
dib0090_write_reg 2166 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x18, lo4 | state->fcaptrim);
dib0090_write_reg 2186 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x10, (state->wbdmux & ~(0xff << 3)) | (0x8 << 3));
dib0090_write_reg 2189 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x13, state->bias | (0x3 << 8));
dib0090_write_reg 2197 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x13, (state->bias & ~(0x3 << 8)) | (0x2 << 8));
dib0090_write_reg 2211 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x13, state->bias);
dib0090_write_reg 2212 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x10, state->wbdmux);	/* write back original WBDMUX */
dib0090_write_reg 2217 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x23, dib0090_read_reg(state, 0x23) | (1 << 14));
dib0090_write_reg 2250 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x23, dib0090_read_reg(state, 0x23) & ~(1 << 14));
dib0090_write_reg 2254 drivers/media/dvb-frontends/dib0090.c 				dib0090_write_reg(state, 0x23, dib0090_read_reg(state, 0x23) | (1 << 14));
dib0090_write_reg 2273 drivers/media/dvb-frontends/dib0090.c 				dib0090_write_reg(state, 0x39, tmp & ~(1 << 10));
dib0090_write_reg 2360 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x0b, 0xb800 | (tune->switch_trim));
dib0090_write_reg 2429 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x15, (u16) FBDiv);
dib0090_write_reg 2431 drivers/media/dvb-frontends/dib0090.c 				dib0090_write_reg(state, 0x16, (Den << 8) | state->config->fref_clock_ratio);
dib0090_write_reg 2433 drivers/media/dvb-frontends/dib0090.c 				dib0090_write_reg(state, 0x16, (Den << 8) | 1);
dib0090_write_reg 2434 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x17, (u16) Rest);
dib0090_write_reg 2435 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x19, lo5);
dib0090_write_reg 2436 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x1c, lo6);
dib0090_write_reg 2442 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x24, lo6 | EN_LO | state->config->use_pwm_agc * EN_CRYSTAL);
dib0090_write_reg 2459 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x1e, 0x07ff);
dib0090_write_reg 2477 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x10, state->wbdmux);
dib0090_write_reg 2481 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x09, tune->lna_bias);
dib0090_write_reg 2482 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x0b, 0xb800 | (tune->lna_tune << 6) | (tune->switch_trim));
dib0090_write_reg 2484 drivers/media/dvb-frontends/dib0090.c 			dib0090_write_reg(state, 0x09, (tune->lna_tune << 5) | tune->lna_bias);
dib0090_write_reg 2486 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x0c, tune->v2i);
dib0090_write_reg 2487 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x0d, tune->mix);
dib0090_write_reg 2488 drivers/media/dvb-frontends/dib0090.c 		dib0090_write_reg(state, 0x0e, tune->load);