WREG32_MC 146 drivers/gpu/drm/radeon/r520.c WREG32_MC(R_000004_MC_FB_LOCATION, WREG32_MC 152 drivers/gpu/drm/radeon/r520.c WREG32_MC(R_000005_MC_AGP_LOCATION, WREG32_MC 155 drivers/gpu/drm/radeon/r520.c WREG32_MC(R_000006_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); WREG32_MC 156 drivers/gpu/drm/radeon/r520.c WREG32_MC(R_000007_AGP_BASE_2, WREG32_MC 159 drivers/gpu/drm/radeon/r520.c WREG32_MC(R_000005_MC_AGP_LOCATION, 0xFFFFFFFF); WREG32_MC 160 drivers/gpu/drm/radeon/r520.c WREG32_MC(R_000006_AGP_BASE, 0); WREG32_MC 161 drivers/gpu/drm/radeon/r520.c WREG32_MC(R_000007_AGP_BASE_2, 0); WREG32_MC 70 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_GART_CACHE_CNTRL, RS480_GART_CACHE_INVALIDATE); WREG32_MC 78 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_GART_CACHE_CNTRL, 0); WREG32_MC 119 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp); WREG32_MC 148 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS690_MCCFG_AGP_BASE, 0xFFFFFFFF); WREG32_MC 149 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS690_MCCFG_AGP_BASE_2, 0); WREG32_MC 157 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp); WREG32_MC 169 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_GART_BASE, tmp); WREG32_MC 171 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_GART_FEATURE_ID, WREG32_MC 175 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_AGP_MODE_CNTL, WREG32_MC 183 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_MC_MISC_CNTL, tmp); WREG32_MC 187 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_MC_MISC_CNTL, tmp); WREG32_MC 190 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN | size_reg)); WREG32_MC 205 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp); WREG32_MC 206 drivers/gpu/drm/radeon/rs400.c WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, 0); WREG32_MC 527 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000100_MC_PT0_CNTL, tmp); WREG32_MC 531 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000100_MC_PT0_CNTL, tmp); WREG32_MC 535 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000100_MC_PT0_CNTL, tmp); WREG32_MC 572 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000100_MC_PT0_CNTL, WREG32_MC 577 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i, WREG32_MC 588 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL, WREG32_MC 594 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0); WREG32_MC 597 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR, WREG32_MC 599 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start); WREG32_MC 600 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end); WREG32_MC 601 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0); WREG32_MC 604 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start); WREG32_MC 605 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end); WREG32_MC 609 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1))); WREG32_MC 611 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1))); WREG32_MC 625 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000100_MC_PT0_CNTL, 0); WREG32_MC 627 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES); WREG32_MC 972 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF); WREG32_MC 973 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000006_AGP_BASE, 0); WREG32_MC 974 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000007_AGP_BASE_2, 0); WREG32_MC 976 drivers/gpu/drm/radeon/rs600.c WREG32_MC(R_000004_MC_FB_LOCATION, WREG32_MC 617 drivers/gpu/drm/radeon/rs690.c WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp); WREG32_MC 687 drivers/gpu/drm/radeon/rs690.c WREG32_MC(R_000100_MCCFG_FB_LOCATION, WREG32_MC 483 drivers/gpu/drm/radeon/rv515.c WREG32_MC(R_000001_MC_FB_LOCATION, WREG32_MC 489 drivers/gpu/drm/radeon/rv515.c WREG32_MC(R_000002_MC_AGP_LOCATION, WREG32_MC 492 drivers/gpu/drm/radeon/rv515.c WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); WREG32_MC 493 drivers/gpu/drm/radeon/rv515.c WREG32_MC(R_000004_MC_AGP_BASE_2, WREG32_MC 496 drivers/gpu/drm/radeon/rv515.c WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF); WREG32_MC 497 drivers/gpu/drm/radeon/rv515.c WREG32_MC(R_000003_MC_AGP_BASE, 0); WREG32_MC 498 drivers/gpu/drm/radeon/rv515.c WREG32_MC(R_000004_MC_AGP_BASE_2, 0); WREG32_MC 1305 drivers/gpu/drm/radeon/rv515.c WREG32_MC(MC_MISC_LAT_TIMER, tmp);