ID_ISAR5_AES_SHIFT  304 arch/arm64/kernel/cpufeature.c 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_AES_SHIFT, 4, 0),
ID_ISAR5_AES_SHIFT 1704 arch/arm64/kernel/cpufeature.c 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
ID_ISAR5_AES_SHIFT 1705 arch/arm64/kernel/cpufeature.c 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),