ID_AA64ISAR0_ATOMICS_SHIFT 127 arch/arm64/kernel/cpufeature.c ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0), ID_AA64ISAR0_ATOMICS_SHIFT 1298 arch/arm64/kernel/cpufeature.c .field_pos = ID_AA64ISAR0_ATOMICS_SHIFT, ID_AA64ISAR0_ATOMICS_SHIFT 1635 arch/arm64/kernel/cpufeature.c HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_ATOMICS),