HWBLK_MMC 234 arch/sh/kernel/cpu/sh4a/clock-sh7724.c [HWBLK_MMC] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 29, 0), HWBLK_MMC 315 arch/sh/kernel/cpu/sh4a/clock-sh7724.c CLKDEV_DEV_ID("sh_mmcif.0", &mstp_clks[HWBLK_MMC]),