mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX 1821 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX 10366 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX 12743 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX 11321 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmUNIPHYB_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2