mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX 1817 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX 10362 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX 12739 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2
mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX 11317 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmUNIPHYA_CHANNEL_XBAR_CNTL_BASE_IDX                                                           2