mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 2705 drivers/gpu/drm/amd/include/asic_reg/gc/gc_10_1_0_offset.h #define mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 0 mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 805 drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_0_offset.h #define mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 0 mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 779 drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_1_offset.h #define mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 0 mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 755 drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_2_1_offset.h #define mmSPI_P0_TRAP_SCREEN_PSBA_LO_BASE_IDX 0