mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX   53 drivers/gpu/drm/amd/include/asic_reg/gc/gc_10_1_0_offset.h #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX                                                      0
mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX   81 drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_0_offset.h #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX	0
mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX   79 drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_1_offset.h #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX                                                      0
mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX   81 drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_2_2_offset.h #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX                                                      0
mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX   81 drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_2_offset.h #define mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL_BASE_IDX                                                      0