mmMPCC6_MPCC_MEM_PWR_CTRL_BASE_IDX 6765 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmMPCC6_MPCC_MEM_PWR_CTRL_BASE_IDX                                                             2
mmMPCC6_MPCC_MEM_PWR_CTRL_BASE_IDX 5827 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmMPCC6_MPCC_MEM_PWR_CTRL_BASE_IDX                                                             2