mmHUBPREQ3_DCN_CUR0_TTU_CNTL0_BASE_IDX 3297 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmHUBPREQ3_DCN_CUR0_TTU_CNTL0_BASE_IDX                                                         2
mmHUBPREQ3_DCN_CUR0_TTU_CNTL0_BASE_IDX 3335 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmHUBPREQ3_DCN_CUR0_TTU_CNTL0_BASE_IDX                                                         2
mmHUBPREQ3_DCN_CUR0_TTU_CNTL0_BASE_IDX 3131 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmHUBPREQ3_DCN_CUR0_TTU_CNTL0_BASE_IDX                                                         2