mmHUBPREQ2_DCN_CUR0_TTU_CNTL1_BASE_IDX 3013 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmHUBPREQ2_DCN_CUR0_TTU_CNTL1_BASE_IDX 2 mmHUBPREQ2_DCN_CUR0_TTU_CNTL1_BASE_IDX 2993 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmHUBPREQ2_DCN_CUR0_TTU_CNTL1_BASE_IDX 2 mmHUBPREQ2_DCN_CUR0_TTU_CNTL1_BASE_IDX 2841 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmHUBPREQ2_DCN_CUR0_TTU_CNTL1_BASE_IDX 2