mmHUBPREQ0_DCN_SURF0_TTU_CNTL1_BASE_IDX 2433 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmHUBPREQ0_DCN_SURF0_TTU_CNTL1_BASE_IDX 2 mmHUBPREQ0_DCN_SURF0_TTU_CNTL1_BASE_IDX 2297 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmHUBPREQ0_DCN_SURF0_TTU_CNTL1_BASE_IDX 2 mmHUBPREQ0_DCN_SURF0_TTU_CNTL1_BASE_IDX 2249 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmHUBPREQ0_DCN_SURF0_TTU_CNTL1_BASE_IDX 2