mmHUBPREQ0_DCN_CUR0_TTU_CNTL1_BASE_IDX 2441 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmHUBPREQ0_DCN_CUR0_TTU_CNTL1_BASE_IDX                                                         2
mmHUBPREQ0_DCN_CUR0_TTU_CNTL1_BASE_IDX 2305 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmHUBPREQ0_DCN_CUR0_TTU_CNTL1_BASE_IDX                                                         2
mmHUBPREQ0_DCN_CUR0_TTU_CNTL1_BASE_IDX 2257 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmHUBPREQ0_DCN_CUR0_TTU_CNTL1_BASE_IDX                                                         2