mmDSCL3_SCL_COEF_RAM_TAP_SELECT_BASE_IDX 4937 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDSCL3_SCL_COEF_RAM_TAP_SELECT_BASE_IDX                                                       2
mmDSCL3_SCL_COEF_RAM_TAP_SELECT_BASE_IDX 6023 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDSCL3_SCL_COEF_RAM_TAP_SELECT_BASE_IDX                                                       2
mmDSCL3_SCL_COEF_RAM_TAP_SELECT_BASE_IDX 5085 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDSCL3_SCL_COEF_RAM_TAP_SELECT_BASE_IDX                                                       2