mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX 4464 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX 2 mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX 5451 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX 2 mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX 4513 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDSCL2_SCL_COEF_RAM_TAP_DATA_BASE_IDX 2