mmDSCL2_OBUF_MEM_PWR_CTRL_BASE_IDX 4528 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDSCL2_OBUF_MEM_PWR_CTRL_BASE_IDX                                                             2
mmDSCL2_OBUF_MEM_PWR_CTRL_BASE_IDX 5515 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDSCL2_OBUF_MEM_PWR_CTRL_BASE_IDX                                                             2
mmDSCL2_OBUF_MEM_PWR_CTRL_BASE_IDX 4577 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDSCL2_OBUF_MEM_PWR_CTRL_BASE_IDX                                                             2