mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 11081 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2 mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 9310 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2 mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 11957 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2 mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 10863 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP3_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2