mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX 11153 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX 9378 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX 12025 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2
mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX 10931 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP3_DP_DPHY_BS_SR_SWAP_CNTL_BASE_IDX                                                         2