mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX 10793 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX 8996 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX 11625 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2
mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX 10531 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP2_DP_VID_INTERRUPT_CNTL_BASE_IDX                                                           2