mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 10797 drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h #define mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2 mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 9000 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_1_0_offset.h #define mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2 mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 11629 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_0_0_offset.h #define mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2 mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 10535 drivers/gpu/drm/amd/include/asic_reg/dcn/dcn_2_1_0_offset.h #define mmDP2_DP_DPHY_TRAINING_PATTERN_SEL_BASE_IDX 2